Vis enkel innførsel

dc.contributor.advisorLarsen, Bjørn B.
dc.contributor.authorFegran, Henrik
dc.date.accessioned2015-12-28T10:05:26Z
dc.date.available2015-12-28T10:05:26Z
dc.date.created2015-06-17
dc.date.issued2015
dc.identifierntnudaim:13145
dc.identifier.urihttp://hdl.handle.net/11250/2371531
dc.description.abstractWith the increased proliferation of small embedded systems connected to the internet and the internet-of-things, the security concerns becomes increasingly important. Encryption, and the protection of encrypted circuits can be of great importance. With this thesis the aim was to design an encryption chip that was able to operate without leaking sensitive information even in the presence of a malicious adversary, specifically to be able to withstand differential power analysis attacks. A masked 128-bit data-path AES encryption and decryption architecture is proposed, supporting AES-128, 192 and 256 using cipher-block chaining mode of operation. Synthesized to 65nm technology, the system achieves a keymode- dependent throughput of 0.99-1.32 Gb/s operating at 400MHz with an average power consumption of 167.9mW. Our masking approach should withstand second order DPA-attacks at an area cost of 486% compared to the unmasked equivalent circuit.
dc.languageeng
dc.publisherNTNU
dc.subjectElektronikk, Design av digitale systemer
dc.titleDPA-Resistant ASIC implementation of AES
dc.typeMaster thesis
dc.source.pagenumber91


Tilhørende fil(er)

Thumbnail
Thumbnail
Thumbnail

Denne innførselen finnes i følgende samling(er)

Vis enkel innførsel