Vis enkel innførsel

dc.contributor.authorChakraborty, Shounak
dc.contributor.authorSjälander, Magnus
dc.date.accessioned2022-09-22T07:40:14Z
dc.date.available2022-09-22T07:40:14Z
dc.date.created2021-12-09T07:35:53Z
dc.date.issued2021
dc.identifier.citationACM Transactions on Architecture and Code Optimization (TACO). 2021, 18 (4), .en_US
dc.identifier.issn1544-3566
dc.identifier.urihttps://hdl.handle.net/11250/3020520
dc.description.abstractManaging thermal imbalance in contemporary chip multi-processors (CMPs) is crucial in assuring functional correctness of modern mobile as well as server systems. Localized regions with high activity, e.g., register files, ALUs, FPUs, and so on, experience higher temperatures than the average across the chip and are commonly referred to as hotspots. Hotspots affect functional correctness of the underlying circuitry and a noticeable increase in leakage power, which in turn generates heat in a self-reinforced cycle. Techniques that reduce the severity of or completely eliminate hotspots can maintain functional correctness along with improving performance of CMPs. Conventional dynamic thermal management targets the cores to reduce hotspots but often ignores caches, which are known for their high leakage power consumption. This article presents WaFFLe, an approach that targets the leakage power of the last-level cache (LLC) and hotspots occurring at the cores. WaFFLe turns off LLC-ways to reduce leakage power and to generate on-chip thermal buffers. In addition, fine-grained DVFS is applied during long LLC miss induced stalls to reduce core temperature. Our results show that WaFFLe reduces peak and average temperature of a 16-core based homogeneous tiled CMP with up to 8.4 ֯ C and 6.2 ֯ C, respectively, with an average performance degradation of only 2.5 %. We also show that WaFFLe outperforms a state-of-the-art cache-based technique and a greedy DVFS policy.en_US
dc.language.isoengen_US
dc.publisherAssociation for Computing Machinery (ACM)en_US
dc.titleWaFFLe: Gated Cache-Ways with Per-Core Fine-Grained DVFS for Reduced On-Chip Temperature and Leakage Consumptionen_US
dc.typePeer revieweden_US
dc.typeJournal articleen_US
dc.description.versionpublishedVersionen_US
dc.rights.holder© 2021 Copyright held by the owner/author(s).en_US
dc.source.pagenumber25en_US
dc.source.volume18en_US
dc.source.journalACM Transactions on Architecture and Code Optimization (TACO)en_US
dc.source.issue4en_US
dc.identifier.doi10.1145/3471908
dc.identifier.cristin1966466
cristin.ispublishedtrue
cristin.fulltextpreprint
cristin.qualitycode2


Tilhørende fil(er)

Thumbnail

Denne innførselen finnes i følgende samling(er)

Vis enkel innførsel