# A Hybrid Current- and Voltage-Source Driver for Active Driving of Series-Connected SiC MOSFETs

Tobias Nieckula Ubostad, Student Member, IEEE, Daniel A. Philipps, Student Member, IEEE, and Dimosthenis Peftitsis, Senior Member, IEEE

Abstract-The series-connection of Silicon Carbide (SiC) Metal-Oxide-Semiconductor Field-Effect Transistors (MOS-FETs) is an attractive way of increasing the blocking voltage capability of a switch. However, due to inherent transient and steady-state voltage imbalance issues, such a design imposes challenges, especially at elevated switching frequencies, where increased dv/dt is required. This paper proposes a hybrid gate driver for series-connected SiC MOSFETs, which consists of a turn-on stage with a traditional Voltage Source Gate Driver (VSGD), and a turn-off sequence combining a Current Source Gate Driver (CSGD) and a VSGD. The proposed hybrid gate driver can actively control the turn-off dv/dt and di/dt of the switch by adjusting the amplitude of the gate current in the CSGD stage, as well as balance the voltages of the serialized switches by adjusting the timing delays in the driver. This adaptability enables switching loss control of the devices. The proposed driver has been experimentally validated for two seriesconnected SiC MOSFETs. From experiments, it is shown that a voltage imbalance below 2% can be achieved at direct current (DC)-voltage of 1.5 kV and that switching speeds can be adjusted between  $20 \,\mathrm{kV}/\mu\mathrm{s}$  to  $70 \,\mathrm{kV}/\mu\mathrm{s}$ , while the turn-off switching energy can be reduced by up to 41%.

Index Terms—Gate drivers, SiC MOSFETs, adaptive driving, series-connection.

### I. INTRODUCTION

Silicon Carbide (SiC) Metal-Oxide-Semiconductor Field-Effect Transistors (MOSFETs) exhibit faster switching transitions, lower power losses and higher operating temperatures over their Silicon counterparts in high-voltage and high-power applications [1], [2]. Applications such as medium-voltage (MV) direct current (DC) grids [3], [4] and MV drives [5] will feature improved performance by employing SiC MOSFETs. SiC MOSFETs dies can be designed with higher breakdown voltages for the same conducting performance than Silicon devices. However, fabrication challenges and immature material properties at elevated breakdown voltages currently limit the rated blocking voltage of commercially available SiC MOSFETs to 1.7 kV. SiC MOSFETs rated at 3.3 kV have started to appear as engineering samples just recently [5]–[7].

The way to reach higher blocking voltages is to seriesconnect SiC MOSFETs for designing a single switch which can be suitable for MVDC applications. It has been demonstrated that series-connection of two or more SiC MOSFETs exhibit a lower on-state resistance and higher current density

The authors are with the Department of Electric Energy, Norwegian University of Science and Technology, 7491 Trondheim, Norway (e-mail: tobias.n.ubostad@ntnu.no; daniel.a.philipps@ntnu.no; dimosthenis.peftitsis@ntnu.no). compared to a single device with the same voltage blocking capability [8]. However, a major challenge of operating series-connected SiC MOSFETs is to ensure equal transient and steady-state voltage sharing among the devices. Voltage differences among the devices can lead to device failure if they are not controlled [9], [10]. In addition, exploiting the fast switching capabilities of SiC MOSFETs in series connection necessitates the design of poweful gate drivers. However, achieving very short rise and fall switching times is usually hindered by the anticipated transient voltage mismatches.

1

Transient voltage imbalances might be due to unequal propagation delays in gate signals that are caused by fabrication tolerances in the drive circuit components or circuit layout mismatches [11]. Another reason leading to uneven voltage distribution is MOSFETs' devices parameters spread, such as the threshold voltages and intrinsic device capacitances [12]. Variations in the circuit layout parasitic capacitances from each gate to ground will cause common-mode currents of different amplitudes to flow through each gate to ground since every parasitic capacitance will see a different dv/dt. This will also prohibit synchronous switching of the MOSFETs [13]–[15].

The most straightforward way to ensure voltage balance is to use passive snubber and clamping circuits, which can be designed with varying levels of complexity, such as a standard resistor-capacitor (RC) snubber [16], [17]. In [18] a design of a RC snubber with a coupled inductor that can sense voltage imbalance and add a compensated signal to the gate driving voltage is proposed, and it was shown that the size of the snubber capacitance can be significantly reduced compared to simple RC snubber solutions. Voltage clamping methods limits the overvoltages across the serialized devices by clamping them to a pre-determined level. In [19] the clamping voltage was set using a string of Zener diodes, but the RC snubber was still required for dynamic balancing. Active clamping methods with dv/dt control capabilities are also proposed in literature. These methods exhibit lower losses and control complexity, but have an increased cost due the added components in the clamping circuit [20], [21]. Although passive methods are typically cost-effective and easy to implement, they may result in higher circuit losses [11]. Single gate driver solutions are also investigated in literature. These methods are generally realized with coupling capacitors and require only one external driving circuit to drive all the switches in the series-connection [22]–[25]. They provide the possibility of designing a very compact MV switch. However, their drawback is limited switching speed and that they still rely on passive RC snubbers to achieve balanced voltages.

2

On the other hand, active gate control methods are attractive due to their flexibility and accurate voltage balancing control. In [14] voltage balancing is achieved by the means of a small Miller capacitor placed between the drain and gate of the device. This capacitor will provide additional current to the gate of the MOSFET at turn-off and control the switching speed of the top MOSFET to compensate for common mode currents flowing through the parasitic gate-ground capacitors. However, this concept has not been verified for series-connected devices used as an upper switch in a bridge leg and will only control the dv/dt of a single switch. There are several other methods that modify the gate charge profile to control the turn-off transient [26]–[29]. The common characteristic for all of them is that they are often quite complex.

Active gate delay compensation techniques tune the gate delay between the serialized devices to achieve voltage balance [30]–[35], which is achieved at a lower complexity compared to active gate control methods, as only the gate delays are adjusted. However, methods implementing active gate delay compensation still require high-bandwidth measurements that are realized with analog-to-digital converters (ADCs) and processed in a digital signal processor (DSP) to calculate the delay time [30]–[34]. A block diagram of a complete closed-loop active gate driving system is shown in Fig. 1. Such a system consists of the gate-drive circuit which is the actuator, sensors and a DSP that processes measurements and controls the gate-drive circuit. The scope of this paper is on the gate-drive circuit, which remains one of the most important components in the system illustrated in Fig. 1.

Current Source Gate Drivers (CSGDs) can also be used to achieve active voltage balancing due to their ability to control both the amplitude and the time delays of the gate current by means of active switches, and thus adjust the rise and fall rates of voltage and current (i.e. the dv/dt and di/dt) of the entire stack of series-connected SiC MOSFETs [36]. Besides, the possibility to control the switching losses, i.e. by for instance increasing the dv/dt and di/dt of the stack and reducing the switching loss, is enabled [37].

The contribution of this paper is a novel hybrid CSGD and Voltage Source Gate Driver (VSGD) for active driving of series-connected SiC MOSFETs as highlighted in Fig. 1. The proposed driver aims to control the transient voltage balancing at turn-off by the use of a CSGD stage for each individual series-connected SiC MOSFET, while the turn-on stage is realized with a VSGD to reduce the design and operating complexity of the driver. The proposed driver is able to achieve voltage balancing by introducing time shifts between the devices without increasing switching losses, while it can also manipulate dv/dt, di/dt and switching losses under variable loading conditions. The proposed hybrid driver can be classified as an active gate delay compensation scheme, with adaptive driving to optimize the transient performance. Moreover, the proposed hybrid GD, features an inherent voltage isolation. The scope and limitation of this work is shown in Fig. 1. The focus of this paper is on the design, operating methodology and experimental validation of the hybrid active gate driver under various operating conditions, to demonstrate its feasibility in controlling the transient voltage

balancing, as well as key electrical parameters such as voltage overshoot, dv/dt etc. Thus, closed-loop control operation is not investigated in this paper. However, the proposed hybrid gate driver can be integrated in any closed-loop driving scheme in switch-mode power converters.

This article is organized as follows. Section II presents the design and operating principles of the proposed hybrid gate driver concept. Section III presents experimental validation of the proposed driver and its various operation modes. The benefits of using the proposed driver are discussed in Section IV. The article is concluded in Section V.



Fig. 1: Diagram illustrating where the proposed driver would be in a complete system.

#### II. PROPOSED ADAPTIVE HYBRID DRIVER

The aim of the proposed hybrid gate driver is to ensure a high degree of voltage balancing in fast-switching seriesconnected SiC MOSFETs, without adding significant losses to the system. Furthermore, it has the possibility to adjust the dv/dt and di/dt of the switch, so that it can reduce switching losses and be applied in high-frequency MVDC applications. Fig. 2 shows the schematic diagram of the proposed driver, which here is applied to two series-connected SiC MOSFETs. The coupled inductor is indicated by  $L_{\rm p}$  on the primary side and with its two secondaries  $L_{s1}$  and  $L_{s2}$ , while  $R_{d}$  is the discharge resistor for the coupled inductor. The CSGD stage consists of the small-signal MOSFET switches  $Q_{\text{aux}}$  and  $Q_{\text{p}}$ together with the diodes  $D_1$  and  $D_2$ . The turn-on is realized with a VSGD between the small-signal switches  $Q_+$  and  $Q_$ that are connected to their respective positive and negative voltage sources  $V_+$  and  $V_-$ .  $R_{\rm g(CS)}$  and  $R_{\rm g(VS)}$  are the gate resistances in the corresponding CSGD and VSGD paths.  $M_1$ and  $M_2$  are the top and bottom side SiC MOSFETs in the series stack.

During the on-state of the power MOSFETs,  $Q_{1+}$  and  $Q_{2+}$  are turned on, holding  $V_{\rm gs}$  at  $V_+$ . In the steady-state of the off-state,  $Q_{1-}$  and  $Q_{2-}$  are on, holding  $V_{\rm gs}$  at  $V_-$ . At the turn-on transient of the power MOSFETs,  $Q_{1-}/Q_{2-}$  are switched off and  $Q_{1+}$  and  $Q_{2+}$  are switched on, similar to a conventional two-level VSGD. However, during the turn-off switching transient, the power MOSFET gate charge is extracted by means of the built-up magnetic flux in the coupled inductors. The magnetic flux has been built up by turning on the switch  $Q_{\rm p}$  on the primary side of the coupled inductors for a specified time interval to charge the inductor to the required current by the voltage source  $V_{\rm p}$ .  $Q_{\rm aux1}$  and  $Q_{\rm aux2}$  open the turn-off path through the coupled inductors  $L_{\rm s1}$  and  $L_{\rm s2}$  on



Fig. 2: Schematic of the proposed driver.



Fig. 3: Timing diagram of the proposed driver.

the secondary sides so that the diodes  $D_1$  and  $D_2$  can conduct during the turn-off transient.

#### A. Basic Operating Principle of the Gate Driver

The operating principle of the proposed hybrid gate driver will be analyzed by considering the timing diagram in Fig. 3 and the equivalent circuits of the driver for the different time intervals that are depicted in Fig. 4. The operating principle is identical for each secondary side of the gate driver of the serialized stack. Thus, the driver signals, which are programmed in a DSP, and the response of the switches in the gate driver are identical for both of the devices in the stack.

The SiC power MOSFETs are both conducting before  $t_0$ . At  $t_0$ , the turn-off process is initiated by starting the precharging of  $L_p$  at the primary side of the coupled inductors as shown in Fig. 4a. The inductor is pre-charged for a time  $\Delta t_{\rm pre}$ , which depends on the magnetizing inductance of the inductor, leakage inductance, source voltage and amount of charge in the inductor required to discharge the gate capacitance of the SiC

MOSFETs [37]. The required energy to discharge the input capacitance of the SiC MOSFET,  $C_{iss}$ , is given by:

$$E_{\rm C} = \frac{1}{2} \cdot Q_{\rm g} \cdot \Delta V \tag{1}$$

where  $Q_g$  is the stored gate charge and  $\Delta V$  is the difference in driving voltages. The energy stored in the primary side of the coupled inductor is given by:

$$E_{\rm L} = \frac{1}{2} \cdot L_{\rm p} \cdot I_{\rm p} \tag{2}$$

The energy stored in  $L_p$  must be at least equal to twice the energy stored in the input capacitances of the SiC MOSFETs (since there are two SiC MOSFETs in series). The amplitude of the primary side current can be derived from the inductor equation:

$$I_{\rm p} = \frac{1}{L_{\rm p}} \cdot V_{\rm p} \cdot \Delta t_{\rm pre} \tag{3}$$

A simplified schematic of the coupled inductor is shown in Fig. 5, where  $n_{\rm p}$ ,  $n_{\rm s1}$  and  $n_{\rm s1}$  are the primary side and top and bottom secondary side turns of the coupled inductor, and  $\varphi$  is the magnetic flux in the inductor core and links all the windings.

The turns-ratio  $n_{s1} : n_{s2}$  must be unity to achieve secondary side currents  $i_{s1}$  and  $i_{s2}$  of equal amplitudes. For simplicity,  $n_p : n_{s1} : n_{s2}$  is also set to be unity. The flux in the core must be continuous and the relationship between the windings is given by Eq. (4).

$$n_{\rm p} \cdot I_{\rm p} = n_{\rm s1} \cdot i_{\rm s1} + n_{\rm s2} \cdot i_{\rm s2}$$
 (4)

Since  $n_{\rm p} = n_{\rm s1} = n_{\rm s2}$ , it can be assumed that  $i_{\rm s1} = i_{\rm s2}$  under ideal conditions. Thus, the following relationship between the primary and secondary side current can be derived:

$$i_{\rm s} = i_{\rm s1} = i_{\rm s2} = \frac{I_{\rm p}}{2} = I_{\rm CS}$$
 (5)

This is the current that will flow through  $D_1$  and  $D_2$  when, at  $t_1$ , the auxiliary switches  $Q_{aux1}$  and  $Q_{aux2}$  are turned on for a time period  $\Delta t_{aux}$ . At the same time, the switches  $Q_{1+}$ and  $Q_{2+}$  are turned off to disconnect the positive gate voltage source. The gate current is constant during this time interval and is denoted as  $I_{CS}$ . The length of  $\Delta t_{aux}$  can be calculated by Eq. (6):

$$\Delta t_{\rm aux} = \frac{Q_{\rm g}}{I_{\rm CS}} \tag{6}$$

Not drawn in the timing diagram is a required overlap between  $Q_{\text{aux1}}/Q_{\text{aux2}}$  and  $Q_{\text{p}}$  for safety reasons, as excessive overvoltages may appear across the primary side terminals of the inductor if there is no freewheeling path for the current to flow when  $Q_{\text{p}}$  is turned off. This overlap is limited to one DSP clock cycle.

Fig. 4b shows the equivalent circuit during the time interval  $t_1$ - $t_2$ . The primary side switch  $Q_p$  is turned off. The built-up magnetic flux in the coupled inductor core leads to a current in the secondary windings ( $L_{s1}$  and  $L_{s2}$ ). This current discharges the input capacitance  $C_{iss}$  of each of the power MOSFETs,

3



Fig. 4: Equivalent circuits of the proposed driver at different time intervals.



Fig. 5: Illustration of the coupled inductor.

which is the sum of the Miller and gate-source capacitances, and thereby turns the MOSFETs off.

At  $t_2$  (Fig. 4c),  $Q_{1-}$  and  $Q_{2-}$  are switched on to stabilize the power MOSFET gate source voltage during the off-state period. These switches conduct for a time interval  $\Delta t_{\rm VSD}$  until  $t_3$ , when the series-connected SiC MOSFETs are turned on, by turning on the switches  $Q_{1+}$  and  $Q_{2+}$ , as shown in Fig. 4d. The sum of  $\Delta t_{\rm aux}$  and  $\Delta t_{\rm VSD}$  is the off-time period of the SiC MOSFET and will depend on the duty cycle and switching frequency of the power converter. The turn-on process is carried out with a simple voltage source drive. Dead-times are implemented at  $t_1$  and  $t_3$  between the switch pairs  $Q_{1+}/Q_{1-}$ and  $Q_{2+}/Q_{2-}$  in order to avoid low resistance paths between the power supplies.

It is important to address how the core is demagnetized

during each switching period to avoid saturation. One way to do that is by placing a discharging resistor,  $R_{\rm d}$ , across each secondary winding of the inductor as shown in Fig. 2. For simplicity, this resistor has been omitted in Fig. 4.

When  $Q_{\rm p}$  and  $Q_{{\rm aux1}}/Q_{{\rm aux2}}$  are off, the remaining energy in the inductor will be dissipated through this resistor, ensuring that the inductor core is fully demagnetized and ready for the next switching period. It is assumed that the discharging resistor has a sufficiently high value and there is not much current flowing through it when  $Q_{{\rm aux1}}/Q_{{\rm aux2}}$  are on. Therefore, its impact on  $i_{{\rm s1}}/i_{{\rm s2}}$  is negligible and it does not interfere with the performance of the driver.

# B. Principle of Voltage Balance Control at Turn-Off

The proposed driver has the possibility to control the anticipated transient voltage imbalances at turn-off process. In a complete system, the driver would be equipped with a sensing circuit based on ADCs for measurement of the voltages. The sensing circuit in a switch-mode converter would then detect a drain-source voltage imbalance between the devices in the stack and a DSP takes action to adjust the delays between the gate driver signals to improve voltage balance. This is achieved by introducing a delay between the signals to the  $Q_{\rm aux}$  switches. However, the focus of this paper is on the development and experimental evaluation of an



Fig. 6: Waveforms without balancing enabled in (a) and with balancing enabled in (b).



A situation without voltage balancing enabled in illustrated in Fig. 6a. Here, the top SiC MOSFET switches slightly faster than the bottom device in the series-connected stack. This might be due to several reasons. The intrinsic non-linear capacitances of the devices might differ, meaning that the top device will discharge its input capacitance,  $C_{iss}$ , quicker than the bottom device. Other parameters of the devices, such as the transfer characteristics and threshold voltage might also differ among the MOSFETs. Another reason might be propagation delay mismatches in the gate driver signals, or common mode current through parasitic capacitances to ground from each gate. Small mismatches in the inductances of the coupled inductor secondaries will also influence which device will switch slightly faster or slower. Ideally, the drain-source voltages of the series-connected SiC MOSFETs,  $v_{ds1}$  and  $v_{ds2}$ , should be measured during the turn-off transient to take corrective action in the controller. This is in practice difficult to achieve due to the switching speeds involved. However, there is a correlation between the measured imbalance after turn-off is completed and the imbalance during the turn-off transient. This means that if there is an imbalance in the transient voltages, this imbalance will also be visible after the turn-off transient is completed. Thus, it is sufficient to measure the voltage imbalance after the turn-off voltage transients are completed and any oscillations have been damped. These two measured values are then compared to the ideal voltage distribution, i.e. half of the DC bus voltage, and corrective action is taken in the next switching cycle. This is shown in Fig. 6b. Assuming that  $M_1$  switches faster than  $M_2$ , instead of turning the switches  $Q_{\text{aux1}}$  and  $Q_{\text{aux2}}$  on synchronously, as shown in Fig. 6a, a delay  $\Delta t_{\rm d}$  is introduced to the  $Q_{\rm aux}$  switch of  $M_1$  in this case. This means that the CSGD-pulse will be applied to  $M_1$  slightly



Fig. 7: Theoretical waveforms showing principle of controlling turn-off transient di/dt and dv/dt.

later than to  $M_2$ . The turn-off transient of  $M_1$  is only moved slightly forward in time and it is not slowed down, meaning that the switching losses do not increase.  $M_2$  is synchronized with  $M_1$ , and the resulting voltage imbalance is minimized to a desired value, which might be in the range of 2-10% of the total DC bus voltage.

## C. Principle of di/dt and dv/dt Control

The proposed driver can control the di/dt and dv/dt of the AC node (i.e. the sum of  $v_{ds1}$  and  $v_{ds2}$ ) by adjusting  $\Delta t_{pre}$ . This is illustrated in Fig. 7, where  $i_{d}$  is the drain current and  $v_{\rm AC} = v_{\rm ds1} + v_{\rm ds2}$ . Basically, the pre-charge time,  $\Delta t_{\rm pre}$ , of the primary side of the coupled inductors is adjusted to achieve the desired switching speed. Two cases are shown in this figure. The first case for a  $\Delta t_{pre1}$  is shown with solid lines, while the waveforms for  $\Delta t_{\rm pre2}$  are shown with dashed lines, and  $\Delta t_{\rm pre2} > \Delta t_{\rm pre1}$ . A larger  $\Delta t_{\rm pre}$  corresponds to larger built-up magnetic flux in the coupled inductor, which in turn corresponds to more stored energy. This means that when the energy is released on the two secondaries of the coupled inductors as currents  $i_{s1}$  and  $i_{s2}$  (Fig. 4b), their amplitudes will vary with  $\Delta t_{\rm pre}$  as given by Eq. (3) and (5). A larger  $\Delta t_{\rm pre}$ will cause a larger amplitude of the turn-off gate current and discharge  $C_{iss}$  faster, leading to a shorter switching transient with higher di/dt and dv/dt and lower switching losses. This can be explained by the circuit in Fig. 8. The amplitude of  $i_{
m s}$  (which is the same as  $i_{
m g}$  in this interval) can be assumed to be a constant current source with amplitude  $I_{\rm CS}$  (Eq. (5)).  $R_{\rm g(int)}$  is the internal gate resistance of the SiC MOSFET, and  $C_{\rm gs}, C_{\rm gd}$  and  $C_{\rm ds}$  are its non-linear intrinsic gate-source, Miller and drain-source capacitances. The gate-source voltage



Fig. 8: Simplified circuit of the driver in time interval  $t_1$ - $t_2$  for one of the SiC MOSFETs in the series-connection.

is constant during the Miller plateau, and the switching speed can then be given by:

$$\frac{dv_{\rm ds}}{dt} = \frac{I_{\rm CS}}{C_{\rm gd}} \tag{7}$$

Increasing  $I_{\rm CS}$  will increase the switching speed of the SiC MOSFET. The Miller capacitance has a very non-linear value that can vary from several nF at low drain-source voltages to tens of pF at higher drain-source voltages, depending on the device design parameters.

Fig. 7 shows only the theoretical waveforms for one of the SiC MOSFETs in the series-connection, as it is assumed that the waveforms are identical for the other device.

# **III. EXPERIMENTAL RESULTS**

# A. Experimental Setup

The performance of the proposed gate driver was experimentally validated in a double-pulse test (DPT) circuit, as illustrated in Fig. 9. The setup consists of a 1.2 kV SiC MOSFET half-bridge module (device under test (DUT)) and an inductive load. The two internal switches of the half-bridge module are series-connected to form a 2.4 kV-rated switch, and an external diode is used to freewheel the inductor current during the DPT. A photo of the top-side of the printed circuit board (PCB) with the power module is shown in Fig. 10a and with a side-view in Fig. 10b. Photos of the top and bottom side of the proposed hybrid CSGD-VSGD PCB are shown in Fig. 11 and the key components are marked.

The circuit parameters and devices used in the DPT are given in Table I, while Table II summarizes the measurement equipment used during the DPTs experiments.

As shown in Fig. 9 and given in Table I, static balancing resistors,  $R_{\rm b}$ , are placed in parallel with each SiC MOSFET. These are used to ensure steady-state voltage balance across the serialized devices, which is caused by uneven drain-source leakage currents among the devices. The size of this resistor can be calculated analytically and will be a trade-off between power dissipation and off-state voltage imbalance. The equation for calculation of  $R_{\rm b}$  is given by (8) [23]:

$$R_{\rm b} < \frac{V_{\rm ds}}{10 \cdot I_{\rm dss(max)}} \tag{8}$$

This equation accepts a 10% voltage imbalance and  $I_{\rm dss(max)}$  is the maximum drain-source leakage current. The



Fig. 9: Schematic diagram of the DPT setup.



(a) PCB top view



(b) PCB side view

Fig. 10: Photos of the DUT PCB.

datasheet of the CAB450M12XM3 SiC MOSFET power module gives a maximum leakage current of  $200 \,\mu\text{A}$  [38]. Thus, Eq. (8) results in a maximum  $R_{\rm b}$  of  $375 \,\mathrm{k}\Omega$ , but a balancing resistor of  $270 \,\mathrm{k}\Omega$  is selected in the experimental setup to keep a safety margin.

The coupled inductor employed on the hybrid gate driver has been designed considering that the magnetization time must be short compared to one switching time period which requires a small primary side magnetizing inductance, i.e., in the range of few hundred nanohenries. This will result



(a) PCB top view



(b) PCB bottom view Fig. 11: Photo of gate driver PCB and DSP.

in a relatively high current and allow a fast transfer for the required energy into the magnetizing inductor. A Kool Mµ core for high-frequency applications has been chosen, with a low permeability. This means that a low number of turns is required to reach low inductance values. The turns-ratios between the primary winding and the secondary windings have been chosen to be 1:1, with 3 turns on each winding. The designed coupled inductors have been characterized using a Keysight E4990A impedance analyzer and the measured parameters are summarized in Table III. Furthermore, the toroid core has an insulation coating rated for 1250 V, which has been in this case increased by insulating the wire used in the windings with Kapton tape, as the experimental tests are performed for voltages up to 1.5 kV.

The control signals for the small-signal discrete switches in the driver  $(Q_{\text{aux}}, Q_{\text{p}}, Q_{+} \text{ and } Q_{-})$  as shown in Fig. 3,

TABLE I: Components in the experimental setup.

| Component                               | Values                       |
|-----------------------------------------|------------------------------|
| SiC MOSFET Module $(M_1 \& M_2)$        | CAB450M12XM3 (1.2 kV/ 450 A) |
| SiC Freewheeling Diode $(D_{fw})$       | GC50MPS33H (3.3 kV/ 40 A)    |
| Si MOSFETs $(Q_{aux}/Q_p/Q/Q_+)$        | SI1480DH (100 V/ 2.6 A)      |
| Test Inductor $(L_{load})$              | 127 µH                       |
| Bus Capacitor $(C_{DC})$                | 150 µF                       |
| Decoupling Capacitor $(C_{\text{DEC}})$ | 0.4 µF                       |
| VSGD Gate Resistor $(R_{g(VS)})$        | $5\Omega$                    |
| CSGD Gate Resistor $(R_{g(CS)})$        | $0\Omega$ shunt              |
| Driving voltages $(V_+ \& V)$           | +15 V/ -5 V                  |
| Balancing Resistor $(R_{\rm b})$        | $270\mathrm{k}\Omega$        |

TABLE II: Measurement equipment

| Instrument Type                                                                  | Model                                                               |
|----------------------------------------------------------------------------------|---------------------------------------------------------------------|
| Oscilloscope                                                                     | Tektronix MSO56B (500 MHz)                                          |
| Differential Probe $(v_{ds1} \approx v_{ds2})$<br>Differential Probe $(v_{gs2})$ | TIVP05 (50 V/ 500 MHz)                                              |
| Rogowski Coil $(i_{CS1} \& i_{CS2})$<br>Rogowski Coil $(i_{d})$                  | CWT Ultra Mini 06 (120 A/ 30 MHz)<br>CWT Mini50HF 1 (300 A/ 50 MHz) |

are programmed and implemented in the Texas Instruments TMS320F280049C microcontroller.

The main considerations when selecting the  $Q_{\text{aux}}$ ,  $Q_{\text{p}}$ ,  $Q_{+}$  and  $Q_{-}$  switches are their voltage and current ratings. Switches rated for at least 50 V should be sufficient to withstand the low voltages of the gate side circuitry.

Moreover, these switches should be able to handle the RMS currents of the driver.  $Q_{\rm p}$  experiences the largest RMS current in the gate driver, since it must charge up  $i_{\rm p}$ . Assuming a  $\Delta t_{\rm pre} = 1000 \,\mathrm{ns}$  and switching frequency of 10 kHz, the RMS current through the switch can be at worst 1.5 A. In reality, this current will be slightly lower due to the on-state resistance of the switch. As the current  $i_{\rm p}$  increases, the voltage across  $L_{\rm p}$  will decrease, as the voltage across  $Q_{\rm p}$  increases due to its resistance. Thus, the current through  $L_{\rm p}$  will not increase linearly with increasing  $\Delta t_{\rm pre}$  and will reach a ceiling. For that reason, a switch with low on-state resistance is preferable, for more controllability of  $i_{\rm p}$ .

However, switches with a low on-state resistance are usually rated for higher currents and the drawback of this is that such a switch usually has a quite large footprint, making it increasingly difficult to integrate on an already compact PCB. Such a switch also has a larger device capacitance that slows down its switching speed.

Furthermore, the small-signal switches should have low turnon delay times, as well as low parameter spread among them to ensure synchronized turn-on. This is especially important for  $Q_{\text{aux1}}/Q_{\text{aux2}}$ . The selected switch given in Table I satisfies

TABLE III: Measured electrical parameters of the coupled inductors using the Keysight E4990A impedance analyzer.

| Parameter                                          | Value  |
|----------------------------------------------------|--------|
| Primary Magnetizing Inductance $(L_p)$             | 456 nH |
| Top Secondary Magnetizing Inductance $(L_{s1})$    | 467 nH |
| Bottom Secondary Magnetizing Inductance $(L_{s2})$ | 448 nH |
| Coupling Capacitance $(C_{is0})$                   | 3.9 pF |

all these conditions to a good degree, and has a relatively small footprint for its current carrying capability.

The next section will present some initial calculations needed to set  $\Delta t_{\rm pre}$  and  $\Delta t_{\rm aux}$  and the following sections will show experimental results verifying the working principle of the hybrid active CSGD for series-connected SiC MOSFETs in two different operational modes. These operational modes are:

- 1) Voltage balance control by adjusting the timing delays between the gate driver signals.
- 2) Variable di/dt and dv/dt control at turn-off by adjusting the pre-charge time of the primary side of the coupled inductors.

## B. Initial Calculation of Gate Driver Timings

The time intervals  $\Delta t_{\rm pre}$  and  $\Delta t_{\rm aux}$  in Fig. 3 will be first calculated to estimate what initial timings are required for the SiC MOSFET module used in the experiments.

The CAB450M12XM3 module has a total gate charge of 1330 nC according to its datasheet, measured at a drain-source voltage of 800 V and driving voltage of +15 V/-4 V. The stored energy in the input MOSFET's capacitance is then  $13.3 \,\mu$ J according to Eq. (1). The required energy to be stored in  $L_{\rm p}$  must then be twice this energy since there are two SiC MOSFETs in series. Using this together with  $V_{\rm p} = 12$  V and the measured  $L_{\rm p}$  value from Table III in Equations (2) and (3), it is found that a  $\Delta t_{\rm pre}$  of at least 410 ns is needed to turn off the devices.

This  $\Delta t_{\rm pre}$  will theoretically give an  $I_{\rm p}$  of 10.8 A according to Eq. (3). This current will ideally be shared evenly between the two secondary windings (Eq. (5)). From Eq. (6) it is then found that a  $\Delta t_{\rm aux}$  of at least 246 ns is needed to extract all the gate charge from the input capacitance of the devices.

However, it is important to keep in mind that this is the energy required to drive the gate-source voltage down to -5 V. In fact, it is not required to completely remove the full 1330 nC of charge from the input capacitances of the SiC MOSFETs to turn them off. The drain-source voltage will already start rising when the Miller plateau is reached and the device will fully turn off at the gate threshold voltage, which is typically around 2.5 V for the CAB450M12XM3 module. Thus, a lower  $\Delta t_{\rm pre}$  can also turn-off the serialized SiC MOSFETs, but at a slightly slower speed, meaning that  $\Delta t_{\rm aux}$  might have to be increased to ensure device turn-off. Thus, the following experiments will be done for  $\Delta t_{\rm pre}$  values between 100 ns and 1000 ns to explore the performance of the driver below the calculated minimum  $\Delta t_{\mathrm{pre}}$  value from the previous paragraphs.  $\Delta t_{\rm aux}$  will be initially kept at 300 ns to keep a safety margin that ensures that the devices will be turned off for  $\Delta t_{\rm pre} > 500 \, {\rm ns.}$  For  $\Delta t_{\rm pre} < 500 \, {\rm ns,} \, \Delta t_{\rm aux}$ must be increased due to slower rate of charge extraction from the input capacitance of the SiC MOSFETs.

### C. Voltage Balancing Control

The voltage balancing control is realized by adjusting  $\Delta t_{\rm d}$  in Fig. 6b, i.e. the turn-on time delay between the two auxiliary



Fig. 12: Measured waveforms of both drain-source voltages and turn-off currents in CSGD paths at  $V_{\rm DC} = 1 \,\rm kV$  and current of 250 A with (a) disabled balancing and (b) enabled balancing.

switches  $Q_{\text{aux1}}$  and  $Q_{\text{aux2}}$ . In a practical converter, this would be accomplished by employing a closed loop control system with measurements of both drain-source voltages,  $v_{ds1}$  and  $v_{\rm ds2}$ , to estimate the voltage imbalance. If an imbalance above a specific threshold is detected, balancing action would be taken by the control system. Such a system has not been implemented in this paper; however, the purpose of this paper is to demonstrate the operating principle and capabilities of the proposed hybrid active gate driver for achieving minimized voltage imbalance. The DSP in this setup is able to adjust the delays in both low and high resolution steps of 10 ns and  $150 \,\mathrm{ps}$ , respectively. The steps of  $150 \,\mathrm{ps}$  are realized using the High-Resolution Pulse Width Modulator (HRPWM) module of the DSP [39], [40]. This allows very fine tuning of the gate signal delays, and precise control of the voltage imbalance can be achieved. An experimental result demonstrating imbalance between the measured drain-source voltages is shown in Fig. 12a. These measurements were performed at an input voltage of  $V_{\rm DC} = 1 \,\mathrm{kV}$ , drain current of 250 A.  $\Delta t_{\rm pre}$  and  $\Delta t_{\rm aux}$  were set to 500 ns and 300 ns, respectively. The gate current shown is not the gate current  $i_{\rm g1}$ , but the current in the CSGD path,  $i_{\rm CS1}$ , as illustrated in Fig. 2. This is due to compactness of the laboratory setup, that does not allow measurement of  $i_{\rm g1}$ .

It is evident that the bottom device,  $M_2$ , is switching faster than the top device  $M_1$ . This might be due to a larger signal propagation delay in the driver of the top device or mismatch in other parameters, such as the threshold voltage or among the secondary inductances of the coupled inductor measured in Table III. In particular, measurements in Table III show that  $L_{s1}$  is 19 nH larger than  $L_{s2}$ . The implication of this is that  $i_{\rm CS2}$  will start rising earlier than  $i_{\rm CS1}$ , and results in faster switching of  $M_2$  since its turn-off process is started slightly earlier. This mismatch in inductances seem to offset the effect of parasitic capacitance, which usually makes the top device switch faster, as explained in Section I. Thus, in this case, a delay should be applied to the bottom device to slow it down. In this example less than 2% imbalance is the objective. The reason that the objective is set to 2% is to avoid that the combination of large voltage imbalance and voltage overshoot at faster switching transients will move close to the 1.2 kVrating of the SiC MOSFET. This is especially important for the following section, where experiments are performed at 1.5 kV. Each switch should then ideally block 750 V. An imbalance of 10% would mean that one switch would block 900 V. The voltage across the switch would be close to its 1.2 kV-rating when this is combined with the expected voltage overshoot at higher di/dt. Therefore, the imbalance has been tuned to 2%of the DC voltage. The measurements in Fig. 12b show that this objective is achieved by adjusting the delay of the bottom device to 13 ns. It can be observed in the zoomed views of the gate currents that the bottom-side gate current,  $i_{CS2}$ , is now slightly delayed compared to the the top-side gate current  $i_{CS1}$ . The result is a voltage imbalance of just 10 V.

The same experiment was performed at the same conditions as in Fig. 12, but for a lower current of 130 A. In similar fashion, the bottom device,  $M_2$ , switches faster than  $M_1$ . Thus, a delay 7.5 ns is applied to the gate signal of  $M_2$ , and the voltages are balanced.

## D. di/dt and dv/dt Control

By varying  $\Delta t_{\rm pre}$ , i.e. the time  $Q_{\rm p}$  is on, the amplitude of the gate current can be adjusted. Increasing  $\Delta t_{\rm pre}$  will increase the amplitude of the gate current and discharge the gate faster, resulting in larger di/dt and dv/dt values. A lower  $\Delta t_{\rm pre}$  will, on the other hand, decrease the amplitude of the gate current and slow down the switching transient, and thus increase switching losses. This is shown in Fig. 14 for three different  $\Delta t_{\rm pre}$  values. These measurements were performed at a  $V_{\rm DC} = 1.5 \, \rm kV$  and current of 275 A.

Fig. 14 shows that the amplitude of the gate current increases with increasing  $\Delta t_{\rm pre}$ . More specifically, this current increases from 2 A at  $\Delta t_{\rm pre} = 100 \,\mathrm{ns}$  to 7 A at  $\Delta t_{\rm pre} = 1000 \,\mathrm{ns}$ . This in turn leads to faster switching transients as shown in Figs. 15 and 16.  $\Delta t_{\rm aux}$  is set to 300 ns for  $\Delta t_{\rm pre} > 500 \,\mathrm{ns}$  and to 500 ns for  $\Delta t_{\rm pre} < 500 \,\mathrm{ns}$ , in accordance with



Fig. 13: Measured waveforms of both drain-source voltages and turn-off currents in CSGD paths at  $V_{\rm DC} = 1 \,\rm kV$  and current of 130 A with (a) disabled balancing and (b) enabled balancing.

the considerations of Section III-B. A significant amount of oscillations can be observed in the  $i_{CS2}$  waveforms, especially in the 1000 ns and 500 ns tests. This is due to the fact that for higher  $\Delta t_{\rm pre}$  the dv/dt will be larger during the turnoff switching transient. It can be observed that the voltage starts rising in Fig. 15 at approximately the same time the oscillations in  $i_{CS1}$  start. This will lead to a current flowing through the Miller-capacitance of the switch,  $C_{\rm gd}$  and couple into the gate driver circuitry. The risk associated with this effect is that it might induce parasitic turn-on of the SiC MOSFET if there are no safety features on the gate-driver circuit. Typically, active Miller clamps are used to clamp the gate-source voltage to 0 V. Another option is to provide a negative supply voltage to increase the margin to the threshold voltage of the device. In this setup, the turn-off voltage of the device is set to -5 V, which provides a safe margin to the threshold voltage and no parasitic turn-on of the DUT is observed in the measurements. The sensitivity of the Rogowski



Fig. 14: Measured  $i_{\rm CS2}$  for three different  $\Delta t_{\rm pre}$  values at  $V_{\rm DC} = 1.5 \, \rm kV$  and current of 275 A.



Fig. 15: Measured mid-point voltage  $v_{\rm mid}$  for three different  $\Delta t_{\rm pre}$  values at  $V_{\rm DC} = 1.5 \, \rm kV$  and current of 275 A.

coil is also of significance, as it will pick up large capacitive coupled interference due to the high dv/dt of the voltage transient [41]. The Rogowski coil used in the experiments for measuring  $i_{\rm CS2}$  is not shielded, which makes it prone to low immunity against interference.

Fig. 15 shows the transient mid-point voltage. For larger  $\Delta t_{\rm pre}$  values, the Miller plateau of the gate-source voltage is reached and traversed more rapidly, meaning that the turn-off voltage transient starts earlier and will complete with a higher dv/dt rate.

The same effect can be observed in Fig. 16. Increasing  $\Delta t_{\rm pre}$  leads to a faster fall in gate-source voltage and there is a significant overdrive beyond -5 V in the 1000 ns case. However, the measured  $v_{\rm gs2}$  is the external gate-source voltage of device and not the internal value, which will be different



Fig. 16: Measured  $v_{gs2}$  for three different  $\Delta t_{pre}$  values at  $V_{DC} = 1.5 \text{ kV}$  and current of 275 A.



Fig. 17: Experimental waveforms showing the effect of disconnecting the CSGD path before the turn-off transient is completed. Measurement at  $V_{\rm DC} = 1 \,\mathrm{kV}$  and current of 250 A.

due to internal gate resistance and stray inductance in the internal gate-source loop of the module. Thus, the internal gate-source voltage of the device does not reach values below -5 V, and it is always in its safe operating area (SOA). This is illustrated in Fig. 17. The switches  $Q_{aux1}$  and  $Q_{aux2}$  are turned off before the turn-off transient is completed (with  $\Delta t_{aux} = 200 \text{ ns}$  and  $\Delta t_{pre} = 500 \text{ ns}$ ). The CSGD path is disconnected and the VSGD is trying to clamp the gate-source voltage to -5 V. However, it is not powerful enough to immediately supply sufficient current and the measured gate-source voltage bounces up to the internal level. Thus, a proper tuning of the hybrid gate driver is required in order to ensure a stable operation.

The measured drain-source voltages and drain current of



Fig. 18: Measured drain-source voltages and drain current for three different  $\Delta t_{\rm pre}$  values at  $V_{\rm DC} = 1.5 \,\rm kV$  and current of 275 A.

the two devices in the stack are shown in Fig. 18 for the three different  $\Delta t_{\rm pre}$  values. The balancing of the devices is tuned to be within 2% of the total DC bus voltage. The trend is increased voltage overshoot and stronger oscillations with increased  $\Delta t_{\rm pre}$ , which is expected. To limit the voltage overshoot a low-inductive design of the power module itself and PCB is required, or a lower di/dt, as the voltage overshoot,  $V_{\rm osc}$ , is a function of Eq. (9).  $L_{\rm s}$  is the stray inductance in the switching loop and di/dt is the drain current slew rate.

$$V_{\rm osc} = L_{\rm s} \cdot \frac{di}{dt} \tag{9}$$

However, a lower di/dt will increase the switching losses of the SiC MOSFET and thus it is more desirable to reduce  $L_{\rm s}$ . This can only be achieved with a design optimized for low stray inductances [16], and the power module is a large part of that. The power module used in these experiments is not optimized for series-connection, and thus larger voltage overshoots are observed compared to power modules that are designed with chip-level series-connected SiC MOSFETs [42]. The results of varying  $\Delta t_{\rm pre}$  are shown in Figures 19 and 20 for a finer resolution of  $\Delta t_{\rm pre}$ . The trend is as expected; increasing  $\Delta t_{\rm pre}$  increases  $dv/dt_{\rm off}$ ,  $di/dt_{\rm off}$  and  $V_{\rm osc}$ , while  $E_{\rm off}$  is significantly reduced. The definitions to find the transient values are as follows:

- $dv/dt_{
  m off}$   $40\,\%$  to  $60\,\%$  of  $v_{
  m mid}$
- $di/dt_{
  m off}$  60 % to 40 % of  $i_{
  m d}$
- $E_{\rm off}$  10 % of  $v_{\rm mid}$  to 10 % of  $i_{\rm d}$  [43]

The dv/dt of the mid-point voltage is increased by 120 % when  $\Delta t_{\rm pre}$  is increased from 100 ns to 1000 ns. A similar increase is observed in di/dt. The result is that the turn-off switching loss,  $E_{\rm off}$ , is reduced by 41 %.

## E. Turn-on performance

The turn-on of the hybrid gate driver concept is accomplished with a conventional VSGD stage. The switching speed of the turn-on transient can thus only be adjusted by changing the gate resistors  $R_{g(VS)}$  or by adjusting the driving voltages  $V_+$  and  $V_-$ , and no active control is possible. Measured turnon waveforms are shown in Fig. 21. The turn-on process is



Fig. 19: Experimental results for  $dv/dt_{\text{off}}$  and  $E_{\text{off}}$  for different  $\Delta t_{\text{pre}}$  values for the turn-off transient at a voltage of 1.5 kV and current of 275 A.

independent of  $\Delta t_{\rm pre}$  and will be identical for all the different cases that were assessed above.

#### F. Gate Driver Power Consumption

The driver was tested under continuous pulse-width modulation (PWM) operation to analyze its power consumption. The current and voltage from the 24 V DC power supply was measured and the range of the switching frequency was varied from 1 kHz to 30 kHz. The measurements were conducted for three different  $\Delta t_{\rm pre}$  values, and are shown in Fig. 22. These measurements show the power consumption of both gate driver stages for both of the series-connected SiC MOSFETs.

The steady-state losses of the driver are slightly below 3 W and are due to losses in the DC/DC converters and linear regulators employed on the hybrid gate driver. The frequency-dependent losses are caused by recharging of the MOSFET gates and are increasing with frequency as expected. Larger  $\Delta t_{\rm pre}$  will increase the power draw, as more energy



Fig. 20: Experimental results for  $di/dt_{\rm off}$  and  $V_{\rm osc}$  for different  $\Delta t_{\rm pre}$  values for the turn-off transient at a voltage of  $1.5 \,\rm kV$  and current of  $275 \,\rm A$ .



Fig. 21: Measured turn-on drain-source and gate-source voltages, and drain current at  $V_{\rm DC} = 1.5 \,\rm kV$  and current of 275 A.

is required to charge the gate faster and more power is then wasted. However, at 10 kHz, the turn-off switching power loss can potentially be reduced by 79 W according to Fig. 19 when  $\Delta t_{\rm pre}$  is increased from 100 ns to 1000 ns. Thus, the increase in driver power consumption from 3.3 W to 4.5 W is insignificant.

# IV. DISCUSSION

The presented hybrid driver concept for series-connected SiC MOSFETs is able to provide controllable turn-off switching times, and thus adjustable turn-off di/dt and dv/dt rates. This enables turn-off switching loss adjustment. Furthermore, since this is a driver concept for series-connected SiC MOSFETs, it exhibits functionality to balance the drain-source



Fig. 22: Power drawn by the driver supply as a function of the driver switching frequency.

voltages among the power devices. Therefore, the proposed driver is a suitable concept for converters employing serialized devices, where controllable turn-off transients are a desired feature.

## A. Advantages of Adjustable Switching Transients

Adjustable switching speeds are not only desirable for reduced switching loss. A reduced size of converter's magnetic components, such as filters, is also possible, as the frequency of the converter can be increased while keeping the switching loss constant due to the reduction in the switching energy of the turn-off transient. Furthermore, it can limit drain-source voltage overshoots, and thus allowing the converter to operate closer to its maximum SOA.

The proposed gate driver can also be advantageous in converters where it is desired to keep the turn-off dv/dt under a specific limit for a number of reasons. Among them is the fact that many digital isolators have a common-mode transient immunity (CMTI) limit of 50 kV/µs or even lower if they are used instead of optical fibers to transmit the gate driver signals. At higher load currents, the di/dt and dv/dt will increase, according to Eq. (10) [44]:

$$\frac{dv_{\rm ds}}{dt} = \frac{I_{\rm d} + g_{\rm m} \cdot (V_{\rm th} - V_{-})}{C_{\rm gd} \cdot (1 + R_{\rm g} \cdot g_{\rm m}) + C_{\rm ds}}$$
(10)

where  $I_{\rm d}$  is the drain current and  $g_{\rm m}$  is the transconductance.  $R_{\rm g}$  is the gate resistance, and  $C_{\rm ds}$  and  $C_{\rm gd}$  are the drainsource and Miller capacitances of the MOSFET, respectively. Thus, it will be be necessary to reduce the switching speed by reduction of  $\Delta t_{\rm pre}$  to keep the dv/dt below a specific limit. Similarly, at lower loads the switching speed will be lower and can increase with larger  $\Delta t_{\rm pre}$  to work closer to the set dv/dt limit and thus have a more efficient converter.

Figure 23 summarizes how this can be achieved with the proposed hybrid driver. Assuming that the aim is to operate the switch at a  $dv/dt_{\text{off}}$  of approximately  $25 \text{ kV/}\mu\text{s}$  for currents

This article has been accepted for publication in IEEE Transactions on Power Electronics. This is the author's version which has not been fully edited and content may change prior to final publication. Citation information: DOI 10.1109/TPEL.2023.3344652

between 50 Å and 300 Å. This is achieved by tuning  $\Delta t_{\rm pre}$  to the values shown in the figure. An increase in current means that  $dv/dt_{\rm off}$  increases according to Eq. (10). Therefore, the switch must be slowed down by reducing the amplitude of the gate current and that is accomplished by reducing  $\Delta t_{\rm pre}$ .

However, to achieve this adaptability, the gate driver must know what kind of timings (Fig. 3) must be executed during operation. A series of equations were developed in Section II, but these cannot reliably calculate the dv/dt due to the non-idealities in the circuit, such as the non-linear Miller capacitance. A suggestion would be to perform a series of similar measurements that were conducted in Section III-D for different current and voltage levels to establish appropriate timings under various switching conditions. The DSP can store these timings either as fitted expressions or in look-up tables in its memory, and then decide on the right operating parameters to achieve the desired performance. An alternative would be to integrate device-level models with the driver's DSP that can estimate the various timings for the desired operation of the gate driver in real time [45]. Measured data can be fed to device models whose outputs could be, for instance, the required gate current to reach a desired switching speed or reduction in switching loss. However, the scope of this paper was only to present the design and operating principles of a novel hybrid gate driver concept, which could be an integral part of serialized SiC MOSFETs.

It is also possible to extend this hybrid gate driver concept to enable control of the turn-on transition of the series-connected SiC MOSFETs. This was not implemented in the proposed driver due to the complexity involved, but it would most certainly extend the controllability of the switching losses. It would also open up for electromagnetic interference (EMI) control [46].



Fig. 23: Experimental results demonstrating the relationship between  $\Delta t_{\rm pre}$  and drain current  $i_{\rm d}$  at  $V_{\rm DC} = 1 \,\rm kV$  to keep  $dv/dt_{\rm off}$  approximately constant.

# B. Comparison of Different Voltage Balancing Techniques with the Proposed Method

The common goal of all the different voltage balancing schemes is to avoid excess overvoltage across the serialized semiconductor power devices so that they are not destroyed. This section of the paper will briefly present a comparison based on both qualitative and quantitative data of the different balancing schemes that can be found in literature today and for the proposed method in this paper.

1) Qualitative Comparison of Voltage Balancing Methods: A summary of the qualitative analysis is based on the following criteria: transient voltage balancing ability, switching loss, complexity in control, feasibility in adaptive control and cost is given in Table IV.

Out of the different methods that can be found in literature today, passive, active clamping and single gate drive methods, exhibit the lowest robustness for transient voltage balancing. Large passive snubbers must be connected across the SiC MOSFETs to achieve better balancing, whereas single drive methods rely on additional passive snubbers to achieve balanced voltages. Out of the different techniques, active gate drivers and gate delay compensation methods have the ability to reliably achieve the smallest voltage imbalances. The proposed method is able to achieve imbalances below 10 V at voltages beyond 1 kV.

For fast switching SiC MOSFET the passive snubbers can generate losses that are comparable to the losses generated by the power device itself. That makes them the weakest in terms of added losses. Active clamping methods are slightly better than snubbers, but the losses are still increased while the device is being clamped. Some clamping methods also do require parallel snubbers for transient voltage balancing. Single gate drive will often require a secondary method to achieve balance, and those are usually snubbers. The gate delay methods and active gate control methods add the lowest losses to the system. They do not generally add any components to the power side of the device and the switching behavior is not altered significantly. Gate delay method will only add a delay to the turn-off transient, and thus the losses are kept the same. The proposed method in this paper is based on gate delay compensation, and thus it adds little to no additional losses to the system.

The control complexity of passive and active clamping solutions is low, since no measurements and control is needed for these solutions. The same can be said about single gate drive schemes. Gate delay compensation and active gate control methods are ranked higher in complexity. These methods require measurements and fast controllers for continuous operation, which will also be required for the proposed method. However, active gate control methods are also often even more complex than gate delay methods due to how the gate charge profile is modified and several additional controllable switches might be required. Furthermore, the additional ability of the proposed method to adjust the amplitude of the gate-currents during the turn-off of the serialized MOSFETs will increase the overall complexity of the driver, even though it is based on the relatively simple gate delay compensation.

| Туре                       | References      | Transient<br>Voltage<br>Balancing | Switching<br>Loss | Control<br>Complexity | Adaptive<br>Control  | Cost        |
|----------------------------|-----------------|-----------------------------------|-------------------|-----------------------|----------------------|-------------|
| Passive<br>Solutions       | [9], [16]–[18]  | Medium                            | Poor              | Low                   | No                   | Low         |
| Active<br>Clamping         | [20], [21]      | Medium                            | Poor              | Low                   | Yes                  | Medium      |
| Single Gate<br>Drive       | [22]–[25]       | Poor                              | Poor              | Low                   | No                   | Low         |
| Gate Delay<br>Compensation | [30]–[35]       | Good                              | Good              | Medium                | No                   | High        |
| Active Gate<br>Control     | [14], [26]–[29] | Good                              | Good              | High                  | Depends on<br>method | Medium-High |
| Proposed<br>Method         | -               | Good                              | Good              | High                  | Yes                  | High        |

TABLE IV: Qualitative comparison of different voltage balancing methods for series-connection of SiC MOSFETs.

Among the methods given in Table IV, only active gate control methods and the proposed method have the ability to adjust the switching transients for adaptive operation. However, not all active gate control schemes have the ability to control the equivalent switching speed of the entire string of series-connected SiC MOSFETs. For instance, the balancing scheme proposed in [14] will only adjust the switching speed of the device that switches faster, so that the turn-off transients are synchronized. Some active clamping methods are also viable for dv/dt control. These methods are also mostly demonstrated only for currents up to 100 A. The proposed method can easily adjust the switching transient of the entire series-connection and its viability has been demonstrated for currents up to 300 A.

The cost of the passive, active clamping and single driver methods are the lowest due to their simplicity. Gate delay and active gate control methods require high-bandwidth sampling and more powerful processing units, which will significantly increase their cost. Similarly, the proposed method will in an application- require the same hardware for continuous operation, which makes this solution costly compared to the simpler balancing schemes.

2) Quantitative Comparison of Voltage Balancing Methods: An analysis based on quantitative data has also been performed to compare the proposed gate driver with prior arts. The analysis has been limited to methods based on gate delay compensation and active gate control, as these are the most relevant to the approach presented in this paper. Simulated losses presented in some of the prior arts papers are not considered.

Only references [30], [32] provide enough experimental data on gate delay compensation methods, whereas references [14], [26], [27], [29] provide enough data for active gate control methods. Only the voltage imbalance and turn-off energies are of interest, as well as the used device type and experimental testing conditions at which the switching energies were estimated. The switching energies are normalized by dividing each of them by the power at which they were obtained (i.e. division by the product of the experimental voltage and current). This is done to get a relatively fair comparison between the methods independently of the experimental conditions and the rating of SiC MOSFETs devices employed in the test setup. A summary of the findings is given in Table V. This table shows that the proposed method results in a voltage imbalance below 2%, which is generally slightly lower compared to prior arts. However, the main contribution of the proposed method is its adaptability, which can be seen from the normalized switching loss (NSL) parameter. By increasing  $\Delta t_{\rm pre}$ , the NSL can be reduced significantly. Compared to the work done in [14], [30], which are the only two papers that did experimental work on series-connected SiC MOSFET within the half-bridge modules and at higher currents, the proposed method has the advantage of decreasing the turn-off losses. Compared to [32], the proposed method can achieve a similar NSL.

The experimental results of [26], [27], [29] are difficult to compare with the proposed method. These approaches seem to be mostly suitable for low-power applications, and are not demonstrated for higher currents. Furthermore, they are based on devices using single-die packaging, e.g. TO-247.

## V. CONCLUSION

This article proposes a novel hybrid gate driver concepts that employs both CSGD and VSGD stages to improve transient voltage balancing at turn-off process of series-connected SiC MOSFETs. The gate currents of the devices in the seriesconnection can be independently adjusted to achieve drainsource voltage imbalance below 2% of the total DC bus voltage. The gate current amplitude can also be manipulated to control the turn-off di/dt and dv/dt to achieve controllable switching losses, which can be suitable for applications where there is a need to control the dv/dt or for just increasing the converter efficiency.

From experiments on a 1.2 kV/450 A SiC MOSFET halfbridge module (2.4 kV in series-connection), it has been shown that the  $dv/dt_{\text{off}}$  can be controlled in a range of 120% and that the  $di/dt_{\text{off}}$  can be controlled in a range from 10.5 A/nsto 15.2 A/ns. This gives a switching energy reduction of 41%at the given test conditions. These results prove that seriesconnected SiC MOSFETs can be actively driven for switching loss control and simultaneously achieve voltage balancing within 2% of the DC-bus voltage.

## REFERENCES

J. Rabkowski, D. Peftitsis, and H.-P. Nee, "Silicon Carbide Power Transistors: A New Era in Power Electronics Is Initiated," *IEEE Industrial Electronics Magazine*, vol. 6, no. 2, pp. 17–26, Jun. 2012.

| Reference  | Test Voltage<br>and Current | Device Type     | Voltage<br>Imbalance [%] | $E_{\rm off(tot)}$ [mJ]                                                                                                                 | Normalized Switching<br>Loss [mJ/(MVA)] |
|------------|-----------------------------|-----------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|
| [30]       | 1500 V/ 135 A               | Power<br>Module | 5                        | 13.3                                                                                                                                    | 65.7                                    |
| [32]       | 1800 V/ 15 A                | Discrete        | 3.2                      | 0.82                                                                                                                                    | 30.2                                    |
| [14]       | 1800 V/ 250 A               | Power<br>Module | 10                       | 21.1                                                                                                                                    | 46.9                                    |
| [26]       | 1000 V/ 20 A                | Discrete        | 5                        | 0.26                                                                                                                                    | 12.9                                    |
| [27]       | 1000 V/ 20 A                | Discrete        | 5                        | 0.25                                                                                                                                    | 12.5                                    |
| [29]       | 1200 V/ 35 A                | Discrete        | 5                        | 0.95                                                                                                                                    | 22.7                                    |
| This paper | 1500 V/ 275 A               | Power<br>Module | 2                        | $\Delta t_{\rm pre} = 100 \text{ ns: } 19.4$ $\Delta t_{\rm pre} = 500 \text{ ns: } 13.5$ $\Delta t_{\rm pre} = 1000 \text{ ns: } 11.5$ | 47.0<br>32.7<br>27.9                    |

TABLE V: Detailed comparison between prior gate delay compensation and active gate control methods, and the proposed method in terms of voltage imbalance and turn-off switching energy loss based on quantitative data.

- [2] L. Zhang, X. Yuan, X. Wu, C. Shi, J. Zhang, and Y. Zhang, "Performance Evaluation of High-Power SiC MOSFET Modules in Comparison to Si IGBT Modules," *IEEE Transactions on Power Electronics*, vol. 34, no. 2, pp. 1181–1196, Feb. 2019.
- [3] M. Abbasi and J. Lam, "A Bridgeless AC/DC High Voltage Gain Converter With Three-Phase Modular Series-Output Connected Configuration for MVDC Grid Applications," *IEEE Transactions on Power Electronics*, vol. 35, no. 10, pp. 10323–10337, Oct. 2020.
- [4] D. Rothmund, T. Guillod, D. Bortis, and J. W. Kolar, "99% Efficient 10 kV SiC-Based 7 kV/400 V DC Transformer for Future Data Centers," *IEEE Journal of Emerging and Selected Topics in Power Electronics*, vol. 7, no. 2, pp. 753–767, Jun. 2019.
- [5] A. Marzoughi, R. Burgos, and D. Boroyevich, "Investigating Impact of Emerging Medium-Voltage SiC MOSFETs on Medium-Voltage High-Power Industrial Motor Drives," *IEEE Journal of Emerging and Selected Topics in Power Electronics*, vol. 7, no. 2, pp. 1371–1387, Jun. 2019.
- [6] S. Narasimhan, A. Kanale, S. Bhattacharya, and J. Baliga, "Performance Evaluation of 3.3 kV SiC MOSFET and Schottky Diode for Medium Voltage Current Source Inverter Application," in 2021 IEEE 8th Workshop on Wide Bandgap Power Devices and Applications (WiPDA), Nov. 2021, pp. 366–371, iSSN: 2641-8274.
- [7] G. L. Rødal, Y. V. Pushpalatha, D. A. Philipps, and D. Peftitsis, "Capacitance Variations and Gate Voltage Hysteresis Effects on the Turn-ON Switching Transients Modeling of High-Voltage SiC MOSFETs," *IEEE Transactions on Power Electronics*, vol. 38, no. 5, pp. 6128–6142, May 2023.
- [8] A. Bolotnikov, P. Losee, A. Permuy, G. Dunne, S. Kennerly, B. Rowden, J. Nasadoski, M. Harfman-Todorovic, R. Raju, F. Tao, P. Cioffi, F. J. Mueller, and L. Stevanovic, "Overview of 1.2kV – 2.2kV SiC MOSFETs targeted for industrial power conversion applications," in 2015 IEEE Applied Power Electronics Conference and Exposition (APEC), Mar. 2015, pp. 2445–2452, iSSN: 1048-2334.
- [9] R. Kopacz, D. Peftitsis, and J. Rabkowski, "Experimental study on fastswitching series-connected SiC MOSFETs," in 2017 19th European Conference on Power Electronics and Applications (EPE'17 ECCE Europe), Sep. 2017, pp. P.1–P.10.
- [10] D. Peftitsis, J. Rabkowski, H.-P. Nee, and T. Undeland, "Challenges on Drive Circuit Design for Series-Connected SiC Power Transistors," *Materials Science Forum*, vol. 897, pp. 655–660, May 2017.
- [11] V. U. Pawaskar, G. Gohil, and P. T. Balsara, "Study of Voltage Balancing Techniques for Series-Connected Insulated Gate Power Devices," *IEEE Journal of Emerging and Selected Topics in Power Electronics*, vol. 10, no. 2, pp. 2380–2394, Apr. 2022.
- [12] C. M. de Vienne, B. Asllani, B. Lefebvre, P. Lefranc, and P.-O. Jeannin, "Model Parameter Extraction Tool for the Analysis of Series-Connected SiC-MOSFETs," in *PCIM Europe digital days 2021; International Exhibition and Conference for Power Electronics, Intelligent Motion, Renewable Energy and Energy Management*, May 2021, pp. 1–8.
- [13] A. Luciano, P. LeFranc, P. O. Jeannin, B. Sarazin, and J.-C. Crebier, "Multi-Step Packaging Concept for Series-Connected SiC MOSFETs," in 2019 21st European Conference on Power Electronics and Applications (EPE '19 ECCE Europe), 2019.
- [14] A. Marzoughi, R. Burgos, and D. Boroyevich, "Active Gate-Driver With dv/dt Controller for Dynamic Voltage Balancing in Series-Connected SiC MOSFETs," *IEEE Transactions on Industrial Electronics*, vol. 66, no. 4, pp. 2488–2498, Apr. 2019.
- [15] X. Lin, L. Ravi, Y. Zhang, R. Burgos, and D. Dong, "Analysis of Voltage Sharing of Series-Connected SiC MOSFETs and Body-Diodes," *IEEE*

Transactions on Power Electronics, vol. 36, no. 7, pp. 7612–7624, Jul. 2021.

- [16] T. N. Ubostad and D. Peftitsis, "Design Considerations for Series-Connected SiC MOSFETs Operating at 100 kV/μs," in 2023 IEEE Applied Power Electronics Conference and Exposition (APEC), Mar. 2023, pp. 217–224, iSSN: 2470-6647.
- [17] K. Vechalapu, S. Bhattacharya, and E. Aleoiza, "Performance evaluation of series connected 1700V SiC MOSFET devices," in 2015 IEEE 3rd Workshop on Wide Bandgap Power Devices and Applications (WiPDA), Nov. 2015, pp. 184–191.
- [18] C. Li, S. Chen, H. Luo, C. Li, W. Li, and X. He, "A Modified RC Snubber With Coupled Inductor for Active Voltage Balancing of Series-Connected SiC MOSFETs," *IEEE Transactions on Power Electronics*, vol. 36, no. 10, pp. 11 208–11 220, Oct. 2021.
- [19] L. Wang, D. Zhang, and Y. Wang, "High performance solid-state switches using series-connected SiC-MOSFETs for high voltage applications," in 2016 IEEE 8th International Power Electronics and Motion Control Conference (IPEMC-ECCE Asia), May 2016, pp. 1674–1679.
- [20] F. Zhang, Y. Zheng, X. Zhang, X. Yang, and W. Chen, "Analysis and Flexible DV/DT Control of an Active Clamping Topology for Series-Connected SiC MOSFETs," *IEEE Transactions on Power Electronics*, vol. 38, no. 4, pp. 4840–4855, Apr. 2023.
- [21] J. Saiz, M. Mermet, D. Frey, P. Jeannin, J. Schanen, and P. Muszicki, "Optimisation and integration of an active clamping circuit for IGBT series association," in *Conference Record of the 2001 IEEE Industry Applications Conference. 36th IAS Annual Meeting*, vol. 2, Sep. 2001, pp. 1046–1051 vol.2, iSSN: 0197-2618.
- [22] R. Wang, A. B. Jørgensen, D. N. Dalal, S. Luan, H. Zhao, and S. Munk-Nielsen, "Integrating 10-kV SiC MOSFET Into Battery Energy Storage System With a Scalable Converter-Based Self-Powered Gate Driver," *IEEE Journal of Emerging and Selected Topics in Power Electronics*, vol. 11, no. 1, pp. 351–360, Feb. 2023.
- [23] Y. Ren, X. Yang, F. Zhang, K. Wang, W. Chen, L. Wang, and Y. Pei, "A Compact Gate Control and Voltage-Balancing Circuit for Series-Connected SiC MOSFETs and Its Application in a DC Breaker," *IEEE Transactions on Industrial Electronics*, vol. 64, no. 10, pp. 8299–8309, Oct. 2017.
- [24] R. Wang, L. Liang, Y. Chen, and Y. Kang, "A Single Voltage-Balancing Gate Driver Combined With Limiting Snubber Circuits for Series-Connected SiC MOSFETs," *IEEE Journal of Emerging and Selected Topics in Power Electronics*, vol. 8, no. 1, pp. 465–474, Mar. 2020.
- [25] J. Biela, D. Aggeler, D. Bortis, and J. W. Kolar, "Balancing Circuit for a 5-kV/50-ns Pulsed-Power Switch Based on SiC-JFET Super Cascode," *IEEE Transactions on Plasma Science*, vol. 40, no. 10, pp. 2554–2560, Oct. 2012.
- [26] Y. Zhou, X. Wang, L. Xian, and D. Yang, "Active Gate Drive With Gate–Drain Discharge Compensation for Voltage Balancing in Series-Connected SiC MOSFETs," *IEEE Transactions on Power Electronics*, vol. 36, no. 5, pp. 5858–5873, May 2021.
- [27] Y. Zhou, L. Xian, and X. Wang, "Variable Turn-OFF Gate Voltage Drive for Voltage Balancing of High-Speed SiC MOSFETs in Series-Connection," *IEEE Transactions on Power Electronics*, vol. 37, no. 8, pp. 9285–9297, Aug. 2022.
- [28] K. Sun, E. Raszmann, J. Wang, X. Lin, R. Burgos, D. Dong, and D. Boroyevich, "Modeling, Design, and Evaluation of Active dv/dt Balancing for Series-Connected SiC MOSFETs," *IEEE Transactions on Power Electronics*, vol. 37, no. 1, pp. 534–546, Jan. 2022.

This article has been accepted for publication in IEEE Transactions on Power Electronics. This is the author's version which has not been fully edited and content may change prior to final publication. Citation information: DOI 10.1109/TPEL.2023.3344652

#### IEEE TRANSACTIONS ON POWER ELECTRONICS

- [29] V. K. Miryala, S. Dhanasekaran, P. Ganesan, K. Hatua, and S. Bhattacharya, "Active Gate Driving Technique for Series Connecting SiC MOSFETs in the Presence of Gate Pulse Delay Mismatch," *IEEE Transactions on Industrial Electronics*, vol. 69, no. 12, pp. 12402– 12413, Dec. 2022.
- [30] P. Trochimiuk, R. Kopacz, G. Wrona, and J. Rabkowski, "Active Voltage Balancing of Series-Connected 1.7 kV/325 A SiC MOSFETs Enabling Continuous Operation at Medium Voltage," *IEEE Access*, vol. 9, pp. 8604–8614, 2021.
- [31] Z. Zhang, H. Gui, J. Niu, R. Chen, F. Wang, L. M. Tolbert, D. J. Costinett, and B. J. Blalock, "High precision gate signal timing control based active voltage balancing scheme for series-connected fast switching field-effect transistors," in 2018 IEEE Applied Power Electronics Conference and Exposition (APEC), Mar. 2018, pp. 925–930, iSSN: 2470-6647.
- [32] M. Son, Y. Cho, and S. Baek, "Active Gate Driver With Turn-off Delay Control for Voltage Balancing of Series–Connected SiC MOSFETs," *IEEE Transactions on Power Electronics*, vol. 37, no. 12, pp. 14575– 14586, Dec. 2022.
- [33] P. Wang, F. Gao, Y. Jing, Q. Hao, K. Li, and H. Zhao, "An Integrated Gate Driver with Active Delay Control Method for Series Connected SiC MOSFETs," in 2018 IEEE 19th Workshop on Control and Modeling for Power Electronics (COMPEL), Jun. 2018, pp. 1–6.
- [34] K. Wada and K. Shingu, "Voltage Balancing Control for Series Connected MOSFETs Based on Time Delay Adjustment Under Start-Up and Steady-State Operations," in 2018 IEEE Energy Conversion Congress and Exposition (ECCE), Sep. 2018, pp. 5495–5499, iSSN: 2329-3748.
- [35] K. Shingu and K. Wada, "Digital control based voltage balancing for series connected SiC MOSFETs under switching operations," in 2017 IEEE Energy Conversion Congress and Exposition (ECCE), Oct. 2017, pp. 5495–5500.
- [36] T. Nieckula Ubostad, D. Alexander Philipps, and D. Peftitsis, "A Hybrid Current and Voltage-Source Gate Driver for Series-Connected SiC MOS-FETs," in 2023 11th International Conference on Power Electronics and ECCE Asia (ICPE 2023 - ECCE Asia), May 2023, pp. 3300–3307, iSSN: 2150-6086.
- [37] G. L. Rødal and D. Peftitsis, "An Adaptive Current-Source Gate Driver for High-Voltage SiC mosfets," *IEEE Transactions on Power Electronics*, vol. 38, no. 2, pp. 1732–1746, Feb. 2023.
- [38] "CAB450M12XM3 Silicon Carbide Half-Bridge Module Datasheet," Jun. 2019. [Online]. Available: https://assets.wolfspeed.com/uploads/ 2020/12/CAB450M12XM3.pdf
- [39] "TMS320F28004x Microcontrollers Technical Reference Manual," Nov. 2015, [Revised Nov. 2023]. [Online]. Available: https://www.ti.com/lit/ ug/sprui33g/sprui33g.pdf
- [40] "TMS320F28004x Piccolo Microcontrollers," Jan. 2017, [Revised Jan. 2023]. [Online]. Available: https://www.ti.com/lit/ds/symlink/ tms320f280049.pdf
- [41] C. Hewson and J. Aberdeen, "An improved Rogowski coil configuration for a high speed, compact current sensor with high immunity to voltage transients," in 2018 IEEE Applied Power Electronics Conference and Exposition (APEC), Mar. 2018, pp. 571–578, iSSN: 2470-6647.
- [42] H. Shang, L. Liang, and Y. Wang, "Design and Performance of High Voltage Chip-Level Series-Connected SiC MOSFET Module," *IEEE Transactions on Power Electronics*, vol. 38, no. 2, pp. 1757–1767, Feb. 2023.
- [43] IEC 60747-8: Semiconductor devices Discrete devices. Part 8, Fieldeffect transistors, 3rd ed. IEC, 2010.
- [44] T. Van Nguyen, P.-O. Jeannin, E. Vagnon, D. Frey, and J.-C. Crebier, "Series connection of IGBT," in 2010 Twenty-Fifth Annual IEEE Applied Power Electronics Conference and Exposition (APEC), Feb. 2010, pp. 2238–2244, iSSN: 1048-2334.
- [45] G. L. Rødal and D. Peftitsis, "Real-Time FPGA Simulation of High-Voltage Silicon Carbide MOSFETs," *IEEE Transactions on Power Electronics*, vol. 38, no. 3, pp. 3213–3234, Mar. 2023.
- [46] J. Henn, C. Ludecke, M. Laumen, S. Beushausen, S. Kalker, C. H. v. d. Broeck, G. Engelmann, and R. W. d. Doncker, "Intelligent Gate Drivers for Future Power Converters," *IEEE Transactions on Power Electronics*, vol. 37, no. 3, pp. 3484–3503, Mar. 2022.



**Tobias Nieckula Ubostad** (Student Member, IEEE) was born in Vinje, Norway, in 1996. He received the M.Sc. degree in electrical power engineering from the Norwegian University of Science and Technology (NTNU), Trondheim, Norway, in 2020. He is currently working toward the Ph.D. degree in the field of SiC power electronics at NTNU. He is currently with the Power Electronic Systems and Components Research Group, Department of Electric Energy, NTNU. His research interests include finite element modeling, gate driving, and characterization

of wide bandgap semiconductor devices for medium-voltage applications.



**Daniel A. Philipps** (Student Member, IEEE) was born in Moers, Germany, in 1994. He received the B.Sc. and M.Sc. degrees in distribution grid stability and low-power dc-dc conversion from RWTH Aachen University, Aachen, Germany, in 2016 and 2020, respectively. He is currently working toward the Ph.D. degree in the field of adaptive gate-driving methods for medium-voltage applications with the Norwegian University of Science and Technology, Trondheim, Norway.



**Dimosthenis Peftitsis** (Senior Member, IEEE) is Professor of Power Electronics in the Department of Electric Energy at the Norwegian University of Science and Technology (NTNU) in Trondheim, Norway where he has been a faculty member since May 2016. Born in Kavala, Greece, he received his Diploma degree (Hons.) in electrical and computer engineering from Democritus University of Thrace (Xanthi, Greece) in 2008. In his final year of studies, he spent six months in ABB Corporate Research, Västerås, Sweden, writing his thesis. He completed

his Ph.D. degree at the KTH Royal Institute of Technology (Stockholm, Sweden) in 2013.

Dimosthenis was a Postdoctoral Researcher involved in the research on SiC converters at the Department of Electrical Energy Conversion, KTH Royal Institute of Technology (2013/14). He also worked as a Postdoctoral Fellow at the Lab for High Power Electronics Systems, ETH Zurich, where he was involved in dc-breakers for multiterminal HVDC systems (2014 to 2016). His research interests lie in the area of power converters design using WBG devices (e.g. SiC, GaN) including adaptive drive circuits, dc-breaker design for MV and HVDC systems, as well as reliability assessment and lifetime modelling of high-power semiconductor devices, including reliability of SiC power switches. He has published more than 100 journal and conference papers; he is the co-author of one book chapter and the presenter of 6 conference tutorials. Dimosthenis is a member of the Outstanding Academic Fellows Programme at NTNU, a member of the EPE International Scientific Committee, Academic Advisor for the Power Electronic Conversion Technology Annex (PECTA) at IEA and currently serves as the Chairman on the Norway IEEE joint Power Electronics Society/Industry Applications Society/Industrial Electronics Society Chapter.