# Dual Sequence Controller with Delayed Signal Cancellation in the Rotating Reference Frame

Daniel dos Santos Mota<sup>\*</sup> and Erick Fernando Alves<sup>†</sup> Department of Electric Power Engineering Norwegian University of Science and Technology Trondheim, Norway \*daniel.mota@ntnu.no, <sup>†</sup>erick.f.alves@ntnu.no

Abstract—Dual-sequence current controllers of voltage source converters (VSCs) feature two separate rotating reference frames (RRFs), commonly named dq frames, and rely on techniques that isolate the positive and negative sequences of three-phase measurements. One of these techniques is the delayed signal cancellation (DSC). It is performed in the stationary reference frame (SRF), also known as  $\alpha\beta$  frame. The DSC combines old values of one axis with new values of the other axis of the SRF. The results are, then, transformed into the RRFs for use in the current controller. This filtering process introduces an extra layer of complexity for dual-sequence current controllers, which could otherwise operate solely in the RRFs. This paper introduces a frequency adaptive DSC method that operates directly in the RRF. Moreover, an averaging of two of the proposed DSC filters with contiguous integer delays is employed for reducing discretization errors caused by grid frequency excursions. A formal proof of the equivalence between the  $\alpha\beta$  and dq DSC methods is presented. Furthermore, computer simulations of a case study support the interpretation of the results.

*Index Terms*—power electronics, power systems, power conditioning, power system control, current control, signal processing algorithms

### I. INTRODUCTION

The traditional control in the rotating reference frame (RRF) (dq) of three-phase voltage source converters (VSCs) assumes that grid voltages are reasonably balanced. However, unbalances appear frequently in practical applications of gridconnected power electronic converters. When the grid voltage is not balanced, a second harmonic component appears in the instantaneous active power and hence dc-link voltage of the converter [1]. This degrades the performance and stability of the VSC. The performance of a VSC operating under unbal-

This research was funded by the Research Council of Norway through the PETROSENTER scheme, under the "Research Centre for Low-Emission Technology for Petroleum Activities on the Norwegian Continental Shelf" (LowEmission), grant number 296207, and through the program PETRO-MAKS2, grant number 281986, project "Innovative Hybrid Energy System for Stable Power and Heat Supply in Offshore Oil & Gas Installation (HES-OFF)".

978-1-6654-3635-9/21/\$31.00 ©2021 IEEE

Elisabetta Tedeschi Department of Electric Power Engineering Norwegian University of Science and Technology Trondheim, Norway Department of Industrial Engineering University of Trento Trento, Italy elisabetta.tedeschi@ntnu.no



Fig. 1: VSC with dual-sequence current controller.

anced, reduced voltage, or fault conditions can be improved by dual-sequence current controllers [2–5].

Fig. 1 shows a block diagram representation of a dual controller of a grid connected VSC. The controller operates with two RRFs and handles separately the positive and negative sequence of three-phase voltages and currents. The positivesequence current references  $(i_{dq+}^*)$  are used as in a traditional single RRF controller [6] for regulation of the dc-link voltage and the reactive power exchange with the grid. The negativesequence references  $(i_{dq-}^*)$ , on the other hand, are calculated to reduce the second harmonic oscillations in the active power and dc-link voltage [2]. See Appendix A for the definitions of the reference-frame transformations used in this paper and Appendix B for the calculation procedure of the negativesequence current references.

When an unbalanced three-phase measurement is transformed to a positive-sequence RRF, the positive-sequence content of the measurement becomes dc, whereas the negativesequence component appears as second harmonic. The opposite happens when this same three-phase measurement is transformed to a negative-sequence RRF, namely the negative sequence becomes dc and the positive sequence becomes second harmonic. Different techniques have been employed in the literature of dual current controllers to isolate positive and negative sequences:

- notch filters tuned to the second harmonic were used in [2, 4, 7–9];
- the decoupled double rotating reference frame (DDRRF)<sup>1</sup> [10] was used in [5];
- the delayed signal cancellation (DSC) was employed in [3, 11].

The notch technique is applied directly to the RRF. The DDRRF, however, cross couples the outputs of low-pass filters from each RRF into the other one for cancelling the second harmonic. The DSC, on the other hand, is implemented in the stationary reference frame (SRF) [3, 11–13]. Both DDRRF and DSC add extra layers of complexity to the dual controller shown in Fig. 1.

This paper is an extension of the investigations presented in [14] on the performance of notch- and DDRRF-based dualsequence current controllers operating in systems with high reactance-resistance ratio (X/R). In such systems, sudden changes at the ac voltage of the VSC induce non-negligible exponentially decaying dc currents. Those appear as the fundamental in both RRFs and have a detrimental effect in the stability of the VSCs. Therefore, conflicting requirements unfold when dual-sequence controllers operate in systems with high X/R. The controllers shall simultaneously 1) remove the second harmonic from the RRFs and 2) minimize phase shifts at the fundamental.

In this context, this work presents the following contributions:

- 1) a frequency adaptive discrete DSC algorithm for separation of positive and negative sequences directly in the RRF (DSC<sub>dq</sub>). The proposed technique removes the intermediate step with filtering in the SRF demanded by the traditional DSC<sub> $\alpha\beta$ </sub>.
- 2) a mathematical proof of the equivalence between the  $DSC_{\alpha\beta}$  and  $DSC_{dq}$ . To support the interpretation of the results, a computer simulation compares the performance of dual dq controllers operating in a system with high X/R and employing either  $DSC_{\alpha\beta}$  or  $DSC_{dq}$ . Results show practically identical performances in the two implementations. Furthermore, the controllers using DSC are compared to a benchmark implementation using notch filters.
- 3) the application of a known technique [11] of averaging the outputs of two filters to reduce discretization errors and increase the robustness of the  $DSC_{dq}$  algorithm to grid frequency variations. Contrary to the first intuition,

<sup>1</sup>DDRRF was originally referred as DDSRF in [10]. In this paper, the "S" of synchronous is replaced by "R" of rotating to avoid confusion with stationary.

this averaging demands the same amount of memory storage in the form of circular buffers as one single DSC.

#### II. The Established DSC in the $\alpha\beta$ Frame

The DSC<sub> $\alpha\beta$ </sub> combines old values from one axis of the SRF with new ones from the other axis. It is usually described with complex values in the literature [3, 11–13]. However, when expressed with vectors of real quantities, the DSC<sub> $\alpha\beta$ </sub> becomes

$$\begin{bmatrix} m_{\alpha_{+}}(t) \\ m_{\beta_{+}}(t) \end{bmatrix} = \frac{1}{2} \left( \begin{bmatrix} m_{\alpha}(t) \\ m_{\beta}(t) \end{bmatrix} + \begin{bmatrix} 0 & -1 \\ 1 & 0 \end{bmatrix} \begin{bmatrix} m_{\alpha}(t - T/4) \\ m_{\beta}(t - T/4) \end{bmatrix} \right),$$
(1)

where the vectors  $[m_{\alpha} \ m_{\beta}]^{T}$  are the representation in the SRF of the three-phase measurements,  $[m_{\alpha+} \ m_{\beta+}]^{T}$  contains the isolated positive sequence, and T/4 is the time delay, with T equal to the period of the fundamental frequency of the grid f. This thought process can be replicated for the negative sequence by inverting the sign of the grid angular frequency  $\omega = 2\pi f$  [2] or swapping the measurements of phases b and c [14]. However, this is omitted for the sake of brevity.

From the perspective of the  $dq_+$  frame, the negative sequence content is seen as a second harmonic. Therefore, it is a logical choice to use notch filters for separating the sequences as done in [2]. In this paper, a frequency-adaptive discrete notch filter [15] with a damping factor equal to  $\sqrt{2}/2$  applied directly to the dq frame is used as benchmark for the DSC<sub> $\alpha\beta$ </sub>.

Fig. 2 shows the computer simulated response in  $dq_+$  of the notch- and DSC<sub> $\alpha\beta$ </sub>-based methods to an ideal positivesequence three-phase voltage with 1 pu amplitude supplied briefly for 0.39 ms, i.e. a short pulse. The angle of the phaseto-neutral voltage  $v_a$  is available, therefore, it is used for the transformations between stationary and rotating frames. The outputs of the notch and DSC<sub> $\alpha\beta$ </sub> methods shown at the bottom chart of Fig. 2 (red and blue) can be considered as filtered values of the ideal voltage measurement (dashed black). For the DSC<sub> $\alpha\beta$ </sub>, this is an indirect way of analyzing the method as it operates in the SRF and not in the RRF. Notwithstanding, an estimated frequency response can be obtained if the fast Fourier transform (FFT) of the outputs are divided, frequency by frequency, by the FFT of the ideal voltage measurement. This is known as empirical transfer function estimation [16].



Fig. 2: Three-phase voltages (top) and  $d_+$  axis measurements (bottom) of the notch and DSC<sub> $\alpha\beta$ </sub> methods.



Fig. 3: Frequency responses on the  $d_+$  axis of the notch and  $DSC_{\alpha\beta}$  methods.

Fig. 3 shows the frequency responses on the  $d_+$  axis of the notch and  $DSC_{\alpha\beta}$  methods. Both methods have unitary gain and zero phase shift at dc. Between dc and the second harmonic, the gains begin to drop almost identically in conjunction with larger phase shifts. The behavior of the filters differs considerably after the second harmonic because the notch has an infinite impulse response whereas the  $DSC_{\alpha\beta}$  has a finite impulse response (FIR). The notch technique removes only the second harmonic, whereas the DSC removes from the RRFs all harmonics equal to 4k - 2, with the integer  $k \ge 1$ . An analysis of the consequences of these differences in the higher part of the spectrum is considered beyond the scope of this paper.

#### III. THE PROPOSED DSC DIRECTLY IN THE dq Frame

The output of a digital FIR filter is the weighted sum of the current input and a given number of previous (delayed) inputs [17]. It is interesting to remark that the number of delayed inputs of a FIR filter and their weights can be identified from the filter's response to a unit pulse. Hence, from Fig. 2, it is possible to deduce that the DSC<sub> $\alpha\beta$ </sub> can be performed directly in the RRF as

$$\begin{bmatrix} m_{d_+}(t) \\ m_{q_+}(t) \end{bmatrix} = \frac{1}{2} \left( \begin{bmatrix} m_d(t) \\ m_q(t) \end{bmatrix} + \begin{bmatrix} m_d(t - T/4) \\ m_q(t - T/4) \end{bmatrix} \right), \quad (2)$$

where the vectors  $[m_d m_q]^T$  are the representation in the RRF of the three-phase measurements and  $[m_{d+} m_{q+}]^T$  contains the isolated positive sequence.

Differently from (1), the axes are independent from each other in (2). Despite that, (1) and (2) are mathematically equivalent. If the  $\alpha\beta$  quantities of (1) are written on the dq frame with the inverse of the matrix **P** from (A.2) and both sides of the equation are multiplied by **P**, the result is:

$$\begin{bmatrix} m_{d_+}(t) \\ m_{q_+}(t) \end{bmatrix} = \frac{1}{2} \left( \begin{bmatrix} m_d(t) \\ m_q(t) \end{bmatrix} + \mathbf{P}(\omega, t) \begin{bmatrix} 0 & -1 \\ 1 & 0 \end{bmatrix} \mathbf{P}^{-1} (\omega, t - T/4) \begin{bmatrix} m_d(t - T/4) \\ m_q(t - T/4) \end{bmatrix} \right).$$
(3)

Notice that the angular frequency of the grid is  $\omega = 2\pi f$ and the period of the grid is T = 1/f, thus  $\omega T/4 = \pi/2$ . Consequently, the multiplication of the square matrices on the right-hand side of (3) can be written as

$$\mathbf{P}(\omega, t) \begin{bmatrix} 0 & -1 \\ 1 & 0 \end{bmatrix} \mathbf{P}^{-1}(\omega, t - T/4) = \begin{bmatrix} \sin(\omega t) & -\cos(\omega t) \\ \cos(\omega t) & \sin(\omega t) \end{bmatrix} \begin{bmatrix} 0 & -1 \\ 1 & 0 \end{bmatrix} \begin{bmatrix} \sin(\omega t - \pi/2) & \cos(\omega t - \pi/2) \\ -\cos(\omega t - \pi/2) & \sin(\omega t - \pi/2) \end{bmatrix} = \begin{bmatrix} -\cos(\omega t) & \sin(\omega t) \\ \sin(\omega t) & -\cos(\omega t) \end{bmatrix} \begin{bmatrix} -\cos(\omega t) & \sin(\omega t) \\ -\sin(\omega t) & -\cos(\omega t) \end{bmatrix} \begin{bmatrix} 1 & 0 \\ 0 & 1 \end{bmatrix}.$$
(4)

In summary, performing (1) in the  $\alpha\beta$  frame and transforming the result to the RRF is mathematically equivalent to performing (2) directly in the dq frame.

#### IV. FREQUENCY ADAPTIVE $DSC_{dq}$

The grid frequency of low-inertia power systems is subject to large excursions specially during transients. Thus, the sequence separation algorithm of dual current controllers should not be unreasonably degraded by such variations. The digital implementation of a frequency adaptive  $DSC_{dq}$  demands the discretization of the time-varying delay T(t)/4. In the discrete time domain, the number of samples n(k) equivalent to T(t)/4is given by

$$n(k) = \frac{T(k)}{4T_s} = \frac{f_s}{4f(k)},$$
(5)

where  $f_s$  is the sampling frequency with which the DSC algorithm is processed,  $T_s$  is the sampling time, and the everincreasing integer k represents the discrete time  $kT_s$ . Then, the discrete implementation of (2) in one of its axis becomes

$$y(k) = \frac{x(k)}{2} \left( 1 + z^{-n(k)} \right), \tag{6}$$

where x denotes the input of the filter, y the output, and the operator  $z^{-n}$  fetches the value of the variable x at the instant k - n.

A time-varying grid frequency produces noninteger values of n which must be truncated or rounded. Fig. 4 shows a block diagram representation of a frequency adaptive  $DSC_{dq}$  based on (6) that rounds n(k) to the closest integer. To understand the consequences of this approximation, the calculated frequency responses of two filters are presented in Fig. 5. The filters run at  $f_s = 18$  kHz and have delays of  $n_c = 75$  (red) and  $n_f = 74$  (blue). The frequencies in which they have zero gain



Fig. 4: Frequency adaptive  $DSC_{dq}$  with rounded n(k).



Fig. 5: Frequency responses of two  $DSC_{dq}$  filters running at 18 kHz with delays of 74 and 75 samples.

are 120 Hz for  $n_c$  and 121.622 Hz for the given  $n_f$ . For any frequencies in between those ones, the gain is non-zero. As a result, a small content of the opposite sequence will pass through the DSC<sub>dq</sub> filters if the grid frequency is between 60 and 60.811 Hz. Remark that the lower  $f_s$  is, the wider is the gap between frequencies with zero gain of two DSC<sub>dq</sub> filters with contiguous delays.

The phases of the two filters with  $n_c = 75$  and  $n_f = 74$  in Fig. 5 are almost 180° apart between 120 Hz and 121.622 Hz. This fact is illustrated in the time domain by the results of a computer simulation shown in Fig. 6. On the top chart, a set of frequency-varying three-phase voltages with a positive sequence amplitude of 1 pu and a negative sequence amplitude of 0.1 pu is shown. The frequency of the three-phase voltages is known and is used for calculating the time delay n with its ceiling and floor values (middle chart). The angle of the positive sequence fundamental is also known and is used as input to the  $abc \mapsto dq$  transformation. On the bottom chart, the  $d_+$  measurements are shown. The amplitude of the second harmonic oscillations in the measurement with  $n_c$ , denoted by  $v_{d+c}$ , increases as the value of n drifts from  $n_c$ . Concurrently, the amplitude of the oscillations in the measurement  $v_{d+f}$ decreases as the value of n approaches  $n_f$ .

The responses observed in Figs. 5 and 6 allow the use of a weighted average method which combines the outputs of the filters as follows:

$$y_w(k) = \gamma(k)y_f(k) + (1 - \gamma(k))y_c(k),$$
(7)

where  $y_w$  is the weighted average output,  $y_f$  is the result of (6) with the floor of n,  $y_c$  is the result with the ceiling of n, and  $\gamma(k) = n_c(k) - n(k)$ . It is important to remind that n is constantly updated according to (5). This weighted average was proposed in [11] for the DSC<sub> $\alpha\beta$ </sub> and was also used in [18] for adaptive moving averages. Remark that this method reduces but does not completely remove the second harmonic present in  $v_{d+w}$  in Fig. 6.

Fig. 7 shows a block diagram representation of (7). The delay operators  $z^{-n_c}$  and  $z^{-n_f}$  are typically implemented with circular buffers [17]. It is natural to assume that calculating  $y_w(k)$  from Fig. 7 requires twice the amount of memory necessary for calculating  $y_r(k)$  from Fig 4. Indeed, this is



Fig. 6: Unbalanced three-phase voltages with varying frequency (top); n samples corresponding to T/4 and its ceiled  $n_c$  and floored  $n_f$  values (middle);  $d_+$  measurements with the proposed frequency adaptive DSC<sub>dq</sub> algorithms (bottom).



Fig. 7: Frequency adaptive  $DSC_{dq}$ .

not the case. The length of the DSC's circular buffers is determined by the longest expected delay, i.e., the lowest acceptable grid frequency. A pointer, which moves continuously forward through the circular buffer, indicates where the new value of x(k)/2 is to be stored replacing a value that became too old. This pointer can be called the insertion one. Other two pointers, the retrieval ones, lag behind the insertion pointer indicating from where the old values  $x(k - n_c)/2$  and  $x(k - n_f)/2$  are to be retrieved. The two filtered values  $y_c$  and  $y_f$  in (7) are, thus, calculated with one single circular buffer with two contiguous retrieval pointers running in parallel. The interested reader is invited to inspect the proposed algorithm in detail at [19].



(a) Complete transient.

(b) Detail of the transient.

Fig. 8: Comparison of the DSC<sub> $\alpha\beta$ </sub>, DSC<sub>dq</sub>, and notch-based methods; balanced grid; step in  $i_{q+}^*$ .

## V. COMPARING THE PERFORMANCE OF DUAL CONTROLLERS WITH NOTCH, $DSC_{\alpha\beta}$ , and $DSC_{dq}$

In this section, a comparison of the performance of dual controllers equipped with either  $DSC_{\alpha\beta}$  or  $DSC_{dq}$  is presented. This is done via computer simulations using the conceptual model of a VSC connected to a three-phase voltage source through a highly inductive impedance employed in [14], see more in Appendix C.

Two cases are analyzed, one with a balanced and one with an unbalanced grid voltage. The tuning [20] of the inner proportional and integral (PI) regulators and the outer dcvoltage regulator is identical in all cases. A reactive power regulator is not implemented. Dual controllers equipped with notch filters may present a more oscillatory behavior than controllers using DSC [3]. Despite that, notch filters are employed for sequence isolation by authors closely linked to the industry [4, 21]. For this reason, a controller with notchbased sequence isolation is used as benchmark in this section.

Fig. 8a shows the results of the simulations when the grid voltage is balanced and has an amplitude of 1 pu. A detail of the transient is shown in Fig. 8b. The grid frequency fincreases during the simulations, thus, the resulting delay nfor the DSC filters decreases. The frequency measurement is ideal, hence, there are no delays caused by the phase-locked loop (PLL). At the instant t = 1 s, a -0.1 pu step is applied at  $i_{a+}^*$ . All three regulators respond quickly and the reactive power rises to 0.1 pu within 2 ms. A small and damped second harmonic oscillation is observed after the transient in the active and reactive powers, as well as in the dc voltage. Remark that the response of the controller with notch filters is more oscillatory in the first grid period after the step in  $i_{q+}^*$ . Note also that the responses of the regulators with  $DSC_{\alpha\beta}$ and  $DSC_{dq}$  are practically identical. The maximum difference between the dc-voltages of the controllers with DSC in the balanced grid case is  $18.4 \times 10^{-6}$  pu at t = 1.005 s.

Fig. 9 presents the unbalanced case. Initially, the amplitude of the positive sequence of the grid voltage is equal to 1 pu and

TABLE I: Integral of the absolute error (IAE) of the dc-link voltage from times 1 s to 2 s of the cases shown in Figs. 8 and 9.

| Case                   | Notch IAE ( $pu \times s$ )                                                | $\begin{array}{c} \mathbf{DSC}_{\alpha\beta} \\ \text{IAE (pu \times s)} \end{array}$ | $\begin{array}{c} \mathbf{DSC}_{dq} \\ \text{IAE (pu \times s)} \end{array}$ |
|------------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------------------|
| Balanced<br>Unbalanced | $\begin{array}{c} 227.4 \times 10^{-6} \\ 73.9 \times 10^{-6} \end{array}$ | $\begin{array}{c} 141.1\times10^{-6} \\ 49.4\times10^{-6} \end{array}$                | $140.0 \times 10^{-6}$<br>$50.0 \times 10^{-6}$                              |

the amplitude of the negative sequence is equal to 0.1 pu. The outer dc-link voltage regulator and the inner dual-sequence current controller manage to maintain a constant dc voltage at 1 pu despite the unbalance. At the instant t = 1 s, the positive and negative sequence amplitudes of the grid voltage drop to 0.8 pu and 0.08 pu, respectively. Simultaneously, the frequency f begins to drop causing the delay n of the DSC filters to increase. The transient in the grid voltage prompts oscillations in the active and reactive powers in the first 25 ms. An oscillation in the dc voltage is also observed after the drop in the grid voltage, however, the dc controller manages to dampen it. The maximum difference between the dc-voltages of the controllers with DSC in the unbalanced grid case is  $30.0 \times 10^{-6}$  pu at t = 1.061 s.

It is interesting to use the integral of the absolute error (IAE) of the dc voltage to compare the simulation results in Figs. 8 and 9, see Table I. For that, the absolute value of the error between the measured dc-link voltage and the reference was integrated between t = 1s and t = 2s. These are the times where the disturbance is applied to the system and a new steady-state is achieved. The dc-link voltage reference is equal to 1 pu in all cases. Note that the lower the IAE, the better the performance of the regulator is. As expected from the results in Figs. 8 and 9, the controller with notch filters features the highest IAE in both balanced and unbalanced cases. The controller with DSC<sub> $\alpha\beta$ </sub> in the balanced case, whereas the DSC<sub> $\alpha\beta$ </sub> is



(a) Complete transient.

(b) Detail of the transient.

Fig. 9: Comparison of the  $DSC_{\alpha\beta}$ ,  $DSC_{dq}$ , and notch-based methods; unbalanced grid; drop in the voltage.

marginally better in the unbalanced case.

In Section III, the equivalence between  $DSC_{\alpha\beta}$  and  $DSC_{dq}$  was formally proven. The computer simulations in this section corroborate this fact. The performance of the controllers employing the two DSC methods are, with the exception of negligible errors, identical.

### VI. CONCLUSIONS

This paper introduced a new discrete, frequency adaptive DSC algorithm to separate positive and negative sequence measurements directly in the RRF. The proposed technique simplifies the practical implementation of dual-sequence current controllers for grid-connected VSCs, as it eliminates an intermediate filtering step in the SRF. Consequently, the controller can operate solely with two RRFs.

The established DSC method in the SRF was reviewed and its performance compared on time and frequency domains to a benchmark discrete notch filter via computer simulations. This comparison was used as base to derive the proposed algorithm and the mathematical equivalence between the DSC in the SRF and RRF was formally proven.

In addition, a known technique of averaging the outputs of two filters with contiguous integer delays was employed to reduce discretization errors caused by excursions of the grid frequency. Contrary to the first intuition, this averaging demands the same circular buffer size as a single DSC.

Finally, computer simulations of a VSC connected to the grid via a highly inductive impedance showed a practically identical behavior of dual-sequence controllers employing DSC in the SRF or the RRF. Under the same conditions, those also displayed less oscillatory behavior during transients than the benchmark controller with notch filters.

## APPENDIX A

#### TRANSFORMATIONS AND REFERENCE FRAMES

The three-phase VSCs considered in this paper are connected to the grid via an ungrounded delta-wye transformer. Therefore, the zero sequence is disregarded. The  $abc \mapsto \alpha \beta_+$  transformation is performed with the matrix

$$\mathbf{C}_{+} = \begin{bmatrix} 1 & -1/2 & -1/2 \\ 0 & \sqrt{3}/2 & -\sqrt{3}/2 \end{bmatrix}.$$
 (A.1)

The  $\alpha\beta \mapsto dq$  transformation uses the matrix

$$\mathbf{P}(\omega, t) = \begin{bmatrix} \sin(\omega t) & -\cos(\omega t) \\ \cos(\omega t) & \sin(\omega t) \end{bmatrix},$$
 (A.2)

where  $\omega$  is the angular frequency of the grid. The complete  $abc \mapsto \alpha \beta_+ \mapsto dq_+$  transformation is given by

$$\begin{bmatrix} m_{d+}(t) \\ m_{d+}(t) \end{bmatrix} = \mathbf{P}(\omega, t) \begin{bmatrix} m_{\alpha+}(t) \\ m_{\beta+}(t) \end{bmatrix}$$
$$= \mathbf{P}(\omega, t) \begin{pmatrix} \frac{2}{3} \mathbf{C}_{+}(t) \begin{bmatrix} m_{a}(t) \\ m_{b}(t) \\ m_{c}(t) \end{bmatrix} \end{pmatrix},$$
(A.3)

where  $[m_a \ m_b \ m_c]^T$  are the instantaneous phase-to-neutral voltages or line currents. Moreover, the phase of the grid voltage between phase a and the neutral is adopted as zero, i.e.,  $v_a(t) = V \sin(\omega t)$ .

The transformation to the negative RRF is performed by swapping the measurements of the phases b and c. This is equivalent to swapping two columns of (A.1):

$$\mathbf{C}_{-} = \mathbf{C}_{+} \begin{bmatrix} 1 & 0 & 0 \\ 0 & 0 & 1 \\ 0 & 1 & 0 \end{bmatrix}.$$
 (A.4)

The complete  $abc \mapsto \alpha\beta_- \mapsto dq_-$  transformation is given by

$$\begin{bmatrix} m_{d-}(t) \\ m_{d-}(t) \end{bmatrix} = \mathbf{P}(\omega, t) \begin{bmatrix} m_{\alpha-}(t) \\ m_{\beta-}(t) \end{bmatrix}$$
$$= \mathbf{P}(\omega, t) \left( \frac{2}{3} \mathbf{C}_{-}(t) \begin{bmatrix} m_{a}(t) \\ m_{b}(t) \\ m_{c}(t) \end{bmatrix} \right).$$
(A.5)

TABLE C.I: Conceptual Model Data.

| Parameter                                   | Value                   |
|---------------------------------------------|-------------------------|
| Rated frequency                             | $60\mathrm{Hz}$         |
| Controller sampling frequency               | $18\mathrm{kHz}$        |
| Rated ac voltage (peak phase-to-ground)     | $1 \mathrm{V}$          |
| Rated ac current (peak line)                | 1 A                     |
| Rated dc voltage                            | $\sqrt{3}$ V            |
| Rated dc current                            | $\sqrt{3}/2 \mathrm{A}$ |
| Main reactor inductance L                   | $1.326\mathrm{mH}$      |
| Main reactor resistance $R$                 | $2.5\mathrm{m}\Omega$   |
| DC-link capacitance $C_{dc}$                | $0.5305\mathrm{mF}$     |
| DC-link parasitic shunt resistance $R_{dc}$ | $1 \mathrm{M}\Omega$    |
| Proportional gain $K_i$                     | $4\mathrm{pu/pu}$       |
| Integrator time $T_i$                       | $53.05\mathrm{ms}$      |
| Proportional gain $K_v$                     | $0.5\mathrm{pu/pu}$     |
| Integrator time $T_v$                       | $150\mathrm{ms}$        |

#### APPENDIX B Negative-Sequence Current References

The negative-sequence current references are calculated to minimize the second harmonic in the active power exchange between converter and grid [22]. When the transformations in Appendix A are considered, the negative-sequence current references are given by

$$\begin{bmatrix} i_{d-}^* \\ i_{q-}^* \end{bmatrix} = -\begin{bmatrix} -v_{d+} & v_{q+} \\ v_{q+} & v_{d+} \end{bmatrix}^{-1} \begin{bmatrix} -v_{d-} & v_{q-} \\ v_{q-} & v_{d-} \end{bmatrix} \begin{bmatrix} i_{d+}^* \\ i_{q+}^* \end{bmatrix}.$$
 (B.6)  
APPENDIX C  
SIMULATION DATA

The computer simulations presented in this paper are based in a conceptual model introduced in [14]. The simplified block diagram of the model is shown in Fig. 1. A two-level insulated-gate bipolar transistor converter is connected to an ideal three-phase voltage source through a highly inductive impedance. The dc link of the converter consists of a capacitor with a parasitic shunt resistance. The frequency of the grid voltage is known and is used in the simulation, therefore, no delays due to the PLL are introduced in the comparisons of the performance of the different sequence-separation methods. Moreover, an average model of the converter is employed, i.e., the effects of the converter switching frequency are disregarded. Table C.I summarizes the model data.

Fig. C.1 shows a simplified structure of the PI regulators used in this paper. For clarity, the anti-windup structures are not represented. An outer loop controls the dc voltage generating the positive-sequence current reference  $i_{d+}^*$ . The reference  $i_{q+}^*$  controls the positive-sequence reactive current delivered by the converter to the grid. The negative-sequence current references are calculated with (B.6). The tuning of the PI controllers of the inner current regulators is identical. A feed-forward scheme of the grid voltage is employed, and the decoupling between d and q frames is performed by the  $\omega Li$ terms. Note that a discussion of different decoupling schemes is considered outside the scope of this paper. Notwithstanding, models, parameters, and resulting data are available at [19].



Fig. C.1: PI controllers.

#### REFERENCES

- H. Akagi, E. H. Watanabe, and M. Aredes. *Instantaneous Power Theory and Applications to Power Conditioning*. Hoboken, NJ: Wiley-Interscience, 2007. ISBN: 978-0-470-11893-1.
- [2] H. S. Song and K. Nam. "Dual Current Control Scheme for PWM Converter under Unbalanced Input Voltage Conditions". In: *IEEE Transactions on Industrial Electronics* 46.5 (Oct. 1999), pp. 953–959. ISSN: 1557-9948. DOI: 10.1109/41.793344.
- [3] G. Saccomando and J. Svensson. "Transient Operation of Grid-Connected Voltage Source Converter under Unbalanced Voltage Conditions". In: Conference Record of the 2001 IEEE Industry Applications Conference. 36th IAS Annual Meeting (Cat. No.01CH37248). Vol. 4. Sept. 2001, 2419–2424 vol.4. DOI: 10.1109/IAS.2001.955960.
- [4] P. Brogan. "The Stability of Multiple, High Power, Active Front End Voltage Sourced Converters When Connected to Wind Farm Collector Systems". In: EPE Wind Energy Chapter Seminar. Stafford, 2010.
- [5] D. Siemaszko. "Positive and Negative Sequence Control for Power Converters under Weak Unbalanced Networks". In: *Railway and Ship Propulsion 2012 Electrical Systems for Aircraft*. Oct. 2012, pp. 1–6. DOI: 10.1109/ESARS.2012.6387479.
- [6] F. Blaabjerg et al. "Overview of Control and Grid Synchronization for Distributed Power Generation Systems". In: *IEEE Transactions on Industrial Electronics* 53.5 (Oct. 2006), pp. 1398–1409. ISSN: 1557-9948. DOI: 10.1109/TIE.2006.881997.
- [7] L. H. Kocewiak. *Harmonics in Large Offshore Wind Farms*. Department of Energy Technology, Aalborg University, 2012. ISBN: 978-87-92846-04-4. URL: https://vbn.aau.dk/en/publications/harmonics-in-large-offshore-wind-farms (visited on 06/25/2020).
- [8] J. B. Glasdam. Harmonics in Offshore Wind Power Plants: Application of Power Electronic Devices in Transmission Systems. Springer, Oct. 26, 2015. 219 pp. ISBN: 978-3-319-26476-9. Google Books: byjUCgAAQBAJ.
- [9] S. Zhang et al. "Sequence Impedance Modeling and Characteristic Analysis of Island Inverter with Dual Sequence Control". In: 2020 IEEE 9th International Power Electronics and Motion Control Con-

*ference (IPEMC2020-ECCE Asia)*. Nov. 2020, pp. 400–404. DOI: 10. 1109/IPEMC-ECCEAsia48364.2020.9368210.

- [10] P. Rodriguez et al. "Decoupled Double Synchronous Reference Frame PLL for Power Converters Control". In: *IEEE Transactions on Power Electronics* 22.2 (Mar. 2007), pp. 584–592. ISSN: 1941-0107. DOI: 10.1109/TPEL.2006.890000.
- [11] J. Svensson, M. Bongiorno, and A. Sannino. "Practical Implementation of Delayed Signal Cancellation Method for Phase-Sequence Separation". In: *IEEE Transactions on Power Delivery* 22.1 (Jan. 2007), pp. 18–26. ISSN: 1937-4208. DOI: 10.1109/TPWRD.2006. 881469.
- [12] F. A. S. Neves et al. "A Generalized Delayed Signal Cancellation Method for Detecting Fundamental-Frequency Positive-Sequence Three-Phase Signals". In: *IEEE Transactions on Power Delivery* 25.3 (Apr. 5, 2010), pp. 1819–1825. DOI: 10.1109/TPWRD.2010.2044196.
- [13] S. Golestan et al. "An Efficient Implementation of Generalized Delayed Signal Cancellation PLL". In: *IEEE Transactions on Power Electronics* 31.2 (Feb. 2016), pp. 1085–1094. ISSN: 1941-0107. DOI: 10.1109/TPEL.2015.2420656.
- [14] D. d. S. Mota and E. Tedeschi. "Understanding the Effects of Exponentially Decaying DC Currents on the Dual dq Control of Power Converters in Systems with High X/R". In: 2021 IEEE 15th International Conference on Compatibility, Power Electronics and Power Engineering (CPE-POWERENG). July 2021, pp. 1–6. DOI: 10.1109/CPE-POWERENG50821.2021.9501204.
- [15] Discrete-Time Notch Filter with Varying Coefficients. Control System Toolbox Documentation R2018a. MathWorks Nordic, 2018. URL: https://www.mathworks.com/help/releases/R2018a/control/ref/ discretevaryingnotch.html (visited on 06/29/2021).
- [16] L. Ljung. System Identification: Theory for the User. Second. Upper Saddle River, NJ 07458, USA: Prentice Hall PTR, 1999. ISBN: 978-0-13-656695-3.
- [17] S. J. Orfanidis. Introduction to Signal Processing. Upper Saddle River, NJ 07458, USA: Prentice Hall, Inc, 1996. URL: http://www.ece. rutgers.edu/~orfanidi/intro2sp (visited on 04/01/2021).
- [18] S. Golestan et al. "Moving Average Filter Based Phase-Locked Loops: Performance Analysis and Design Guidelines". In: *IEEE Transactions* on *Power Electronics* 29.6 (June 2014), pp. 2750–2763. ISSN: 1941-0107. DOI: 10.1109/TPEL.2013.2273461.
- [19] D. d. S. Mota. Frequency Adaptive Delayed Signal Cancellation Applied Directly to the Rotating Reference Frames of Dual-Sequence Current Controllers of Power Converters, rev0.2.0. Zenodo, Oct. 21, 2021. DOI: 10.5281/zenodo.5588091. URL: https://zenodo.org/record/ 5588091.
- [20] J. A. Suul et al. "Tuning of Control Loops for Grid Connected Voltage Source Converters". In: 2008 IEEE 2nd International Power and Energy Conference. Dec. 2008, pp. 797–802. DOI: 10.1109/PECON. 2008.4762584.
- [21] P. B. Brogan et al. "Improved Converter Network Bridge Controller". U.S. pat. 20210021209A1. Jan. 21, 2021. URL: https://uspto.report/ patent/app/20210021209 (visited on 04/16/2021).
- [22] S. K. Chaudhary et al. "Negative Sequence Current Control in Wind Power Plants With VSC-HVDC Connection". In: *IEEE Transactions* on Sustainable Energy 3.3 (July 2012), pp. 535–544. ISSN: 1949-3037. DOI: 10.1109/TSTE.2012.2191581.