Vis enkel innførsel

dc.contributor.authorMota, Daniel dos Santos
dc.contributor.authorBanda, Joseph Kiran
dc.contributor.authorAdeyemo, Ayotunde Adekunle
dc.contributor.authorTedeschi, Elisabetta
dc.date.accessioned2023-05-15T08:13:14Z
dc.date.available2023-05-15T08:13:14Z
dc.date.created2023-05-02T12:49:57Z
dc.date.issued2023
dc.identifier.issn2644-1241
dc.identifier.urihttps://hdl.handle.net/11250/3067892
dc.description.abstractPower hardware-in-the-loop (PHIL) is an experimental technique that uses power amplifiers and real-time simulators for studying the dynamics of power electronic converters and electrical grids. Power hardware-in-the-loop (PHIL) tests provide the means for functional validation of advanced control algorithms without the burden of building high-power prototypes during early technology readiness levels. However, replicating the behavior of high-power systems with laboratory scaled-down converters (SDCs) can be complex. Inaccurate scaling of the SDCs coupled with an exclusive focus on instantaneous voltages and currents at the fundamental frequency can lead to PHIL results that are only partially relatable to the high-power systems under study. Test beds that fail to represent switching frequency harmonics cannot be used for studying harmonic penetration or loss characterization of large-scale converters. To tackle this issue, this article proposes a harmonic-invariant scaling method that exploits the volt-ampere rating of preexisting laboratory SDCs for more accurately replicating harmonic phenomena in a PHIL test bench. First, a theoretical analysis of the proposed method is presented and, subsequently, the method is validated with MATLAB simulations and experimental tests.en_US
dc.language.isoengen_US
dc.publisherIEEEen_US
dc.rightsNavngivelse 4.0 Internasjonal*
dc.rights.urihttp://creativecommons.org/licenses/by/4.0/deed.no*
dc.titleHarmonic-Invariant Scaling Method for Power Electronic Converters in Power Hardware-in-the-Loop Test Bedsen_US
dc.title.alternativeHarmonic-Invariant Scaling Method for Power Electronic Converters in Power Hardware-in-the-Loop Test Bedsen_US
dc.typePeer revieweden_US
dc.typeJournal articleen_US
dc.description.versionpublishedVersionen_US
dc.source.volume4en_US
dc.source.journalIEEE Open Journal of Industry Applications (OJIA)en_US
dc.identifier.doi10.1109/OJIA.2023.3266882
dc.identifier.cristin2144705
cristin.ispublishedtrue
cristin.fulltextoriginal
cristin.qualitycode1


Tilhørende fil(er)

Thumbnail

Denne innførselen finnes i følgende samling(er)

Vis enkel innførsel

Navngivelse 4.0 Internasjonal
Med mindre annet er angitt, så er denne innførselen lisensiert som Navngivelse 4.0 Internasjonal