Vis enkel innførsel

dc.contributor.authorOrlandic, Milica
dc.contributor.authorSvarstad, Kjetil
dc.date.accessioned2019-04-01T09:27:44Z
dc.date.available2019-04-01T09:27:44Z
dc.date.created2018-10-30T21:29:01Z
dc.date.issued2018
dc.identifier.citationJournal of Real-Time Image Processing. 2018, 1-16.nb_NO
dc.identifier.issn1861-8200
dc.identifier.urihttp://hdl.handle.net/11250/2592652
dc.description.abstractThis paper proposes an architecture consisting of various edge detection filters implemented on modern FPGA platforms exploiting a feature of dynamic partial reconfiguration (DPR). The developed system targets small-scale systems, and its use in the educational setting can be of great interest. Two-dimensional convolution is the most common operation in digital video/image processing, and its implementation is highly demanding in terms of computational intensity, high throughput and hardware resources. In the case of a variety of filtering techniques used for edge detection, the hardware resources become a constraint, in particular when using convolution kernels with varying parameters and sizes. DPR introduces significant functional density and increased flexibility by providing logic switching within a constrained hardware area. Furthermore, parallel and pipelined hardware solutions for filter implementation overcome computational performance of software solutions and increase effectiveness compared to static hardware solution. The advantages of accommodating a number of various algorithms within the same datapath at low cost and considerable time are exploited in the proposed work. The effectiveness of the DPR feature for edge detection application is tested on the filter scenarios varying in sizes, complexity and intensity of computation, where the resource utilization and timing are evaluated. Experimental results are proposed through comparisons between different configurations (with DPR and without DPR) and detailed performance analysis.nb_NO
dc.language.isoengnb_NO
dc.publisherSpringer Verlagnb_NO
dc.titleAn adaptive high-throughput edge detection filtering system using dynamic partial reconfigurationnb_NO
dc.typeJournal articlenb_NO
dc.typePeer reviewednb_NO
dc.description.versionacceptedVersionnb_NO
dc.source.pagenumber1-16nb_NO
dc.source.journalJournal of Real-Time Image Processingnb_NO
dc.identifier.doi10.1007/s11554-018-0753-4
dc.identifier.cristin1625177
dc.description.localcodeThis is a post-peer-review, pre-copyedit version of an article published in Journal of Real-Time Image Processing. The final authenticated version is available online at: https://doi.org/10.1007/s11554-018-0753-4nb_NO
cristin.unitcode194,63,35,0
cristin.unitnameInstitutt for elektroniske systemer
cristin.ispublishedtrue
cristin.fulltextpostprint
cristin.qualitycode1


Tilhørende fil(er)

Thumbnail

Denne innførselen finnes i følgende samling(er)

Vis enkel innførsel